Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
493378167 |
521305 |
0 |
0 |
| T1 |
27906 |
178 |
0 |
0 |
| T2 |
32541 |
0 |
0 |
0 |
| T3 |
66878 |
646 |
0 |
0 |
| T4 |
127016 |
300 |
0 |
0 |
| T5 |
0 |
5136 |
0 |
0 |
| T8 |
11221 |
0 |
0 |
0 |
| T9 |
12244 |
0 |
0 |
0 |
| T10 |
29955 |
0 |
0 |
0 |
| T11 |
45143 |
0 |
0 |
0 |
| T12 |
41925 |
576 |
0 |
0 |
| T13 |
26246 |
0 |
0 |
0 |
| T26 |
0 |
263 |
0 |
0 |
| T38 |
0 |
820 |
0 |
0 |
| T44 |
0 |
364 |
0 |
0 |
| T108 |
0 |
552 |
0 |
0 |
| T113 |
0 |
706 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
493378167 |
521262 |
0 |
0 |
| T1 |
27906 |
178 |
0 |
0 |
| T2 |
32541 |
0 |
0 |
0 |
| T3 |
66878 |
646 |
0 |
0 |
| T4 |
127016 |
300 |
0 |
0 |
| T5 |
0 |
5136 |
0 |
0 |
| T8 |
11221 |
0 |
0 |
0 |
| T9 |
12244 |
0 |
0 |
0 |
| T10 |
29955 |
0 |
0 |
0 |
| T11 |
45143 |
0 |
0 |
0 |
| T12 |
41925 |
576 |
0 |
0 |
| T13 |
26246 |
0 |
0 |
0 |
| T26 |
0 |
262 |
0 |
0 |
| T38 |
0 |
820 |
0 |
0 |
| T44 |
0 |
364 |
0 |
0 |
| T108 |
0 |
552 |
0 |
0 |
| T113 |
0 |
706 |
0 |
0 |