Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
422770771 |
513968 |
0 |
0 |
| T6 |
102238 |
3236 |
0 |
0 |
| T7 |
256852 |
1870 |
0 |
0 |
| T8 |
41866 |
286 |
0 |
0 |
| T9 |
424980 |
362 |
0 |
0 |
| T10 |
0 |
92 |
0 |
0 |
| T12 |
11466 |
0 |
0 |
0 |
| T13 |
16232 |
0 |
0 |
0 |
| T16 |
0 |
200 |
0 |
0 |
| T29 |
95125 |
1022 |
0 |
0 |
| T30 |
0 |
336 |
0 |
0 |
| T39 |
34375 |
918 |
0 |
0 |
| T105 |
7264 |
0 |
0 |
0 |
| T106 |
16159 |
0 |
0 |
0 |
| T113 |
0 |
282 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
422770771 |
513914 |
0 |
0 |
| T6 |
102238 |
3236 |
0 |
0 |
| T7 |
256852 |
1870 |
0 |
0 |
| T8 |
41866 |
286 |
0 |
0 |
| T9 |
424980 |
362 |
0 |
0 |
| T10 |
0 |
92 |
0 |
0 |
| T12 |
11466 |
0 |
0 |
0 |
| T13 |
16232 |
0 |
0 |
0 |
| T16 |
0 |
200 |
0 |
0 |
| T29 |
95125 |
1022 |
0 |
0 |
| T30 |
0 |
336 |
0 |
0 |
| T39 |
34375 |
918 |
0 |
0 |
| T105 |
7264 |
0 |
0 |
0 |
| T106 |
16159 |
0 |
0 |
0 |
| T113 |
0 |
282 |
0 |
0 |