Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
465884233 |
534294 |
0 |
0 |
| T4 |
17570 |
182 |
0 |
0 |
| T5 |
354836 |
2980 |
0 |
0 |
| T6 |
15655 |
94 |
0 |
0 |
| T9 |
0 |
1831 |
0 |
0 |
| T10 |
0 |
5992 |
0 |
0 |
| T11 |
12415 |
0 |
0 |
0 |
| T12 |
19430 |
0 |
0 |
0 |
| T17 |
4113 |
0 |
0 |
0 |
| T30 |
61764 |
330 |
0 |
0 |
| T37 |
18164 |
0 |
0 |
0 |
| T55 |
17937 |
0 |
0 |
0 |
| T74 |
14431 |
0 |
0 |
0 |
| T82 |
0 |
184 |
0 |
0 |
| T109 |
0 |
842 |
0 |
0 |
| T110 |
0 |
92 |
0 |
0 |
| T111 |
0 |
282 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
465884233 |
534218 |
0 |
0 |
| T4 |
17570 |
182 |
0 |
0 |
| T5 |
354836 |
2980 |
0 |
0 |
| T6 |
15655 |
94 |
0 |
0 |
| T9 |
0 |
1831 |
0 |
0 |
| T10 |
0 |
5992 |
0 |
0 |
| T11 |
12415 |
0 |
0 |
0 |
| T12 |
19430 |
0 |
0 |
0 |
| T17 |
4113 |
0 |
0 |
0 |
| T30 |
61764 |
330 |
0 |
0 |
| T37 |
18164 |
0 |
0 |
0 |
| T55 |
17937 |
0 |
0 |
0 |
| T74 |
14431 |
0 |
0 |
0 |
| T82 |
0 |
184 |
0 |
0 |
| T109 |
0 |
842 |
0 |
0 |
| T110 |
0 |
92 |
0 |
0 |
| T111 |
0 |
282 |
0 |
0 |