| SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 69.44 | 1 | 100 | 1 | 1 | 64 | 64 |
| NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| buf_err_code_cg_wrap[OtpSecret0ErrIdx] | 0.00 | 1 | 100 | 1 | 64 | 64 |
| buf_err_code_cg_wrap[OtpHwCfg0ErrIdx] | 83.33 | 1 | 100 | 1 | 64 | 64 |
| buf_err_code_cg_wrap[OtpHwCfg1ErrIdx] | 83.33 | 1 | 100 | 1 | 64 | 64 |
| buf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 83.33 | 1 | 100 | 1 | 64 | 64 |
| buf_err_code_cg_wrap[OtpRotCreatorAuthCodesignErrIdx] | 83.33 | 1 | 100 | 1 | 64 | 64 |
| buf_err_code_cg_wrap[OtpRotCreatorAuthStateErrIdx] | 83.33 | 1 | 100 | 1 | 64 | 64 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 0.00 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 6 | 0 | 0.00 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 6 | 0 | 0.00 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 1 | 5 | 83.33 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 1 | 5 | 83.33 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 1 | 5 | 83.33 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 1 | 5 | 83.33 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 1 | 5 | 83.33 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 1 | 5 | 83.33 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 1 | 5 | 83.33 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 1 | 5 | 83.33 | 100 | 1 | 1 | 0 |
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING |
| 83.33 | 1 | 100 | 1 | 64 | 64 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| Variables | 6 | 1 | 5 | 83.33 |
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT |
| err_code_vals | 6 | 1 | 5 | 83.33 | 100 | 1 | 1 | 0 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 6 | 0 | 0.00 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| fsm_err | 0 | 1 | 1 | |
| check_fail | 0 | 1 | 1 | |
| ecc_uncorr_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 | |
| no_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 1 | 5 | 83.33 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 112217 | 1 | T1 | 486 | T2 | 166 | T6 | 88 | ||||
| check_fail | 6 | 1 | T9 | 1 | T53 | 1 | T54 | 1 | ||||
| ecc_uncorr_err | 114 | 1 | T63 | 44 | T64 | 27 | T35 | 1 | ||||
| ecc_corr_err | 106 | 1 | T52 | 74 | T23 | 9 | T24 | 23 | ||||
| no_err | 153844 | 1 | T1 | 280 | T2 | 1265 | T3 | 24 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 1 | 5 | 83.33 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 112067 | 1 | T1 | 486 | T2 | 166 | T6 | 88 | ||||
| check_fail | 1 | 1 | T33 | 1 | - | - | - | - | ||||
| ecc_uncorr_err | 279 | 1 | T34 | 1 | T62 | 1 | T125 | 1 | ||||
| ecc_corr_err | 240 | 1 | T8 | 44 | T23 | 10 | T32 | 15 | ||||
| no_err | 153628 | 1 | T1 | 279 | T2 | 1265 | T3 | 24 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 1 | 5 | 83.33 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 112151 | 1 | T1 | 486 | T2 | 166 | T6 | 88 | ||||
| check_fail | 10 | 1 | T26 | 1 | T27 | 1 | T28 | 1 | ||||
| ecc_uncorr_err | 160 | 1 | T67 | 1 | T42 | 53 | T68 | 25 | ||||
| ecc_corr_err | 130 | 1 | T23 | 11 | T24 | 23 | T25 | 49 | ||||
| no_err | 154112 | 1 | T1 | 281 | T2 | 1266 | T3 | 24 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 1 | 5 | 83.33 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 112178 | 1 | T1 | 486 | T2 | 166 | T6 | 88 | ||||
| check_fail | 33 | 1 | T38 | 1 | T39 | 1 | T40 | 1 | ||||
| ecc_uncorr_err | 109 | 1 | T65 | 1 | T66 | 1 | T109 | 1 | ||||
| ecc_corr_err | 128 | 1 | T36 | 47 | T24 | 20 | T37 | 16 | ||||
| no_err | 154016 | 1 | T1 | 281 | T2 | 1266 | T3 | 24 |
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
| User Defined Bins | 6 | 1 | 5 | 83.33 |
| NAME | COUNT | AT LEAST | NUMBER | STATUS |
| macro_err | 0 | 1 | 1 |
| NAME | COUNT | STATUS |
| illegal_err | 0 | Illegal |
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 112043 | 1 | T1 | 486 | T2 | 166 | T6 | 88 | ||||
| check_fail | 25 | 1 | T44 | 1 | T45 | 1 | T46 | 1 | ||||
| ecc_uncorr_err | 272 | 1 | T7 | 1 | T58 | 72 | T64 | 22 | ||||
| ecc_corr_err | 165 | 1 | T41 | 68 | T42 | 49 | T43 | 11 | ||||
| no_err | 153876 | 1 | T1 | 280 | T2 | 1265 | T3 | 24 |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |