| SCORE | INSTANCES | WEIGHT | GOAL | AT LEAST | PER INSTANCE | AUTO BIN MAX | PRINT MISSING | 
| 85.71 | 80.00 | 1 | 100 | 1 | 1 | 64 | 64 | 
| NAME | SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| unbuf_err_code_cg_wrap[OtpVendorTestErrIdx] | 57.14 | 1 | 100 | 1 | 64 | 64 | 
| unbuf_err_code_cg_wrap[OtpCreatorSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 | 
| unbuf_err_code_cg_wrap[OtpOwnerSwCfgErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 | 
| unbuf_err_code_cg_wrap[OtpRotCreatorAuthCodesignErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 | 
| unbuf_err_code_cg_wrap[OtpRotCreatorAuthStateErrIdx] | 85.71 | 1 | 100 | 1 | 64 | 64 | 
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| 57.14 | 1 | 100 | 1 | 64 | 64 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Variables | 7 | 3 | 4 | 57.14 | 
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT | 
| err_code_vals | 7 | 3 | 4 | 57.14 | 100 | 1 | 1 | 0 | 
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| 85.71 | 1 | 100 | 1 | 64 | 64 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Variables | 7 | 1 | 6 | 85.71 | 
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT | 
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 | 
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| 85.71 | 1 | 100 | 1 | 64 | 64 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Variables | 7 | 1 | 6 | 85.71 | 
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT | 
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 | 
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| 85.71 | 1 | 100 | 1 | 64 | 64 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Variables | 7 | 1 | 6 | 85.71 | 
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT | 
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 | 
| SCORE | WEIGHT | GOAL | AT LEAST | AUTO BIN MAX | PRINT MISSING | 
| 85.71 | 1 | 100 | 1 | 64 | 64 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| Variables | 7 | 1 | 6 | 85.71 | 
| VARIABLE | EXPECTED | UNCOVERED | COVERED | PERCENT | GOAL | WEIGHT | AT LEAST | AUTO BIN MAX | COMMENT | 
| err_code_vals | 7 | 1 | 6 | 85.71 | 100 | 1 | 1 | 0 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 7 | 3 | 4 | 57.14 | 
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| ecc_uncorr_err | 0 | 1 | 1 | |
| ecc_corr_err | 0 | 1 | 1 | |
| macro_err | 0 | 1 | 1 | 
| NAME | COUNT | STATUS | 
| illegal_err | 0 | Illegal | 
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 114680 | 1 | T11 | 67 | T12 | 219 | T7 | 637 | ||||
| check_fail | 3 | 1 | T163 | 1 | T164 | 1 | T165 | 1 | ||||
| access_err | 58667 | 1 | T1 | 60 | T5 | 50 | T12 | 158 | ||||
| no_err | 101516 | 1 | T1 | 5 | T2 | 17 | T5 | 311 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 7 | 1 | 6 | 85.71 | 
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| macro_err | 0 | 1 | 1 | 
| NAME | COUNT | STATUS | 
| illegal_err | 0 | Illegal | 
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 114318 | 1 | T11 | 67 | T12 | 219 | T7 | 637 | ||||
| check_fail | 6 | 1 | T68 | 1 | T167 | 1 | T163 | 1 | ||||
| access_err | 59326 | 1 | T1 | 36 | T5 | 115 | T11 | 9 | ||||
| ecc_uncorr_err | 470 | 1 | T3 | 1 | T99 | 1 | T185 | 1 | ||||
| ecc_corr_err | 1197 | 1 | T9 | 15 | T60 | 47 | T113 | 55 | ||||
| no_err | 99532 | 1 | T1 | 29 | T2 | 17 | T5 | 246 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 7 | 1 | 6 | 85.71 | 
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| macro_err | 0 | 1 | 1 | 
| NAME | COUNT | STATUS | 
| illegal_err | 0 | Illegal | 
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 114345 | 1 | T11 | 67 | T12 | 219 | T7 | 637 | ||||
| check_fail | 5 | 1 | T68 | 1 | T148 | 1 | T169 | 1 | ||||
| access_err | 57127 | 1 | T5 | 172 | T12 | 120 | T13 | 45 | ||||
| ecc_uncorr_err | 441 | 1 | T103 | 1 | T106 | 2 | T184 | 1 | ||||
| ecc_corr_err | 1163 | 1 | T106 | 4 | T159 | 9 | T161 | 2 | ||||
| no_err | 101655 | 1 | T1 | 65 | T2 | 17 | T5 | 189 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 7 | 1 | 6 | 85.71 | 
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| macro_err | 0 | 1 | 1 | 
| NAME | COUNT | STATUS | 
| illegal_err | 0 | Illegal | 
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 114315 | 1 | T11 | 67 | T12 | 219 | T7 | 637 | ||||
| check_fail | 2 | 1 | T68 | 1 | T162 | 1 | - | - | ||||
| access_err | 56840 | 1 | T1 | 51 | T5 | 52 | T12 | 201 | ||||
| ecc_uncorr_err | 468 | 1 | T188 | 1 | T161 | 26 | T193 | 10 | ||||
| ecc_corr_err | 1257 | 1 | T60 | 51 | T44 | 170 | T161 | 11 | ||||
| no_err | 101745 | 1 | T1 | 14 | T2 | 17 | T5 | 309 | 
| CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | 
| User Defined Bins | 7 | 1 | 6 | 85.71 | 
| NAME | COUNT | AT LEAST | NUMBER | STATUS | 
| macro_err | 0 | 1 | 1 | 
| NAME | COUNT | STATUS | 
| illegal_err | 0 | Illegal | 
| NAME | COUNT | AT LEAST | STATUS | TEST | COUNT | TEST | COUNT | TEST | COUNT | |||
| fsm_err | 114235 | 1 | T3 | 1 | T11 | 67 | T12 | 219 | ||||
| check_fail | 4 | 1 | T170 | 1 | T167 | 1 | T162 | 1 | ||||
| access_err | 57099 | 1 | T1 | 47 | T5 | 99 | T12 | 146 | ||||
| ecc_uncorr_err | 546 | 1 | T61 | 1 | T168 | 1 | T161 | 20 | ||||
| ecc_corr_err | 1135 | 1 | T106 | 4 | T8 | 38 | T60 | 66 | ||||
| no_err | 101508 | 1 | T1 | 18 | T2 | 17 | T5 | 262 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |