Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 153 | 0 | 0 | |
| CONT_ASSIGN | 156 | 0 | 0 | |
| ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 93 |
1 |
1 |
| 153 |
|
unreachable |
| 156 |
|
unreachable |
| 159 |
|
unreachable |
| 160 |
|
unreachable |
| 162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
452883510 |
542437 |
0 |
0 |
| T1 |
15230 |
94 |
0 |
0 |
| T2 |
13505 |
84 |
0 |
0 |
| T3 |
11512 |
0 |
0 |
0 |
| T4 |
11866 |
0 |
0 |
0 |
| T5 |
195986 |
678 |
0 |
0 |
| T6 |
8016 |
0 |
0 |
0 |
| T7 |
0 |
4766 |
0 |
0 |
| T10 |
11380 |
0 |
0 |
0 |
| T11 |
26890 |
0 |
0 |
0 |
| T12 |
604215 |
3442 |
0 |
0 |
| T13 |
21946 |
154 |
0 |
0 |
| T104 |
0 |
148 |
0 |
0 |
| T106 |
0 |
458 |
0 |
0 |
| T107 |
0 |
94 |
0 |
0 |
| T198 |
0 |
74 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
452883510 |
542397 |
0 |
0 |
| T1 |
15230 |
94 |
0 |
0 |
| T2 |
13505 |
84 |
0 |
0 |
| T3 |
11512 |
0 |
0 |
0 |
| T4 |
11866 |
0 |
0 |
0 |
| T5 |
195986 |
678 |
0 |
0 |
| T6 |
8016 |
0 |
0 |
0 |
| T7 |
0 |
4766 |
0 |
0 |
| T10 |
11380 |
0 |
0 |
0 |
| T11 |
26890 |
0 |
0 |
0 |
| T12 |
604215 |
3442 |
0 |
0 |
| T13 |
21946 |
154 |
0 |
0 |
| T104 |
0 |
148 |
0 |
0 |
| T106 |
0 |
458 |
0 |
0 |
| T107 |
0 |
94 |
0 |
0 |
| T198 |
0 |
74 |
0 |
0 |