| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.33 | 100.00 | 80.00 | 100.00 | gen_ecc_reg.u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.33 | 100.00 | 80.00 | 100.00 | gen_ecc_reg.u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.33 | 100.00 | 80.00 | 100.00 | gen_ecc_reg.u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.33 | 100.00 | 80.00 | 100.00 | gen_ecc_reg.u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 93.33 | 100.00 | 80.00 | 100.00 | gen_ecc_reg.u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg![]()  | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| 100.00 | 100.00 | 
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME | 
| 100.00 | 100.00 | 100.00 | 100.00 | u_otp_ctrl_ecc_reg | 
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | 
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[71:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[71:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[71:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[71:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | 
| data_o[71:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | 
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 2 | 2 | 100.00 | 
| Total Bits | 272 | 272 | 100.00 | 
| Total Bits 0->1 | 136 | 136 | 100.00 | 
| Total Bits 1->0 | 136 | 136 | 100.00 | 
| Ports | 2 | 2 | 100.00 | 
| Port Bits | 272 | 272 | 100.00 | 
| Port Bits 0->1 | 136 | 136 | 100.00 | 
| Port Bits 1->0 | 136 | 136 | 100.00 | 
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| data_i[63:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | INPUT | 
| data_o[71:0] | Yes | Yes | T2,T3,T5 | Yes | T2,T3,T5 | OUTPUT | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |