Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
6300 |
0 |
0 |
T1 |
2182 |
3 |
0 |
0 |
T2 |
41652 |
24 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
24 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
55 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T29 |
0 |
24 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
258200 |
0 |
0 |
T1 |
2182 |
331 |
0 |
0 |
T2 |
41652 |
977 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
975 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
2162 |
0 |
0 |
T14 |
0 |
2162 |
0 |
0 |
T29 |
0 |
977 |
0 |
0 |
T30 |
0 |
977 |
0 |
0 |
T31 |
0 |
401 |
0 |
0 |
T36 |
0 |
331 |
0 |
0 |
T101 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
9447550 |
0 |
0 |
T1 |
2182 |
958 |
0 |
0 |
T2 |
41652 |
22040 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
5244 |
0 |
0 |
T7 |
2774 |
425 |
0 |
0 |
T8 |
38913 |
20639 |
0 |
0 |
T9 |
11653 |
5244 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
79709 |
0 |
0 |
T29 |
0 |
22040 |
0 |
0 |
T36 |
0 |
958 |
0 |
0 |
T102 |
0 |
6019 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
258100 |
0 |
0 |
T1 |
2182 |
331 |
0 |
0 |
T2 |
41652 |
977 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
975 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
2156 |
0 |
0 |
T14 |
0 |
2156 |
0 |
0 |
T29 |
0 |
977 |
0 |
0 |
T30 |
0 |
977 |
0 |
0 |
T31 |
0 |
405 |
0 |
0 |
T36 |
0 |
331 |
0 |
0 |
T101 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
6300 |
0 |
0 |
T1 |
2182 |
3 |
0 |
0 |
T2 |
41652 |
24 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
24 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
55 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T29 |
0 |
24 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T31 |
0 |
11 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T101 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
258200 |
0 |
0 |
T1 |
2182 |
331 |
0 |
0 |
T2 |
41652 |
977 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
975 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
2162 |
0 |
0 |
T14 |
0 |
2162 |
0 |
0 |
T29 |
0 |
977 |
0 |
0 |
T30 |
0 |
977 |
0 |
0 |
T31 |
0 |
401 |
0 |
0 |
T36 |
0 |
331 |
0 |
0 |
T101 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
9447550 |
0 |
0 |
T1 |
2182 |
958 |
0 |
0 |
T2 |
41652 |
22040 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
5244 |
0 |
0 |
T7 |
2774 |
425 |
0 |
0 |
T8 |
38913 |
20639 |
0 |
0 |
T9 |
11653 |
5244 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
79709 |
0 |
0 |
T29 |
0 |
22040 |
0 |
0 |
T36 |
0 |
958 |
0 |
0 |
T102 |
0 |
6019 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21961730 |
258100 |
0 |
0 |
T1 |
2182 |
331 |
0 |
0 |
T2 |
41652 |
977 |
0 |
0 |
T3 |
1661 |
0 |
0 |
0 |
T4 |
4554 |
0 |
0 |
0 |
T5 |
3798 |
0 |
0 |
0 |
T6 |
11653 |
0 |
0 |
0 |
T7 |
2774 |
0 |
0 |
0 |
T8 |
38913 |
975 |
0 |
0 |
T9 |
11653 |
0 |
0 |
0 |
T10 |
1412 |
0 |
0 |
0 |
T13 |
0 |
2156 |
0 |
0 |
T14 |
0 |
2156 |
0 |
0 |
T29 |
0 |
977 |
0 |
0 |
T30 |
0 |
977 |
0 |
0 |
T31 |
0 |
405 |
0 |
0 |
T36 |
0 |
331 |
0 |
0 |
T101 |
0 |
10 |
0 |
0 |