Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.51 100.00 83.33 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10CoveredT1,T3,T7

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 25590040 6480 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 25590040 269780 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 25590040 10819602 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 25590040 269788 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 25590040 6480 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 25590040 269780 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 25590040 10819602 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 25590040 269788 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 6480 0 0
T1 6102 9 0 0
T2 1222 0 0 0
T3 3253 1 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 22 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 80 0 0
T19 0 9 0 0
T20 0 60 0 0
T21 0 20 0 0
T25 0 5 0 0
T40 0 1 0 0
T41 0 2 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 269780 0 0
T1 6102 325 0 0
T2 1222 0 0 0
T3 3253 262 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 491 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 4900 0 0
T19 0 224 0 0
T20 0 1427 0 0
T21 0 1513 0 0
T25 0 69 0 0
T40 0 113 0 0
T41 0 259 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 10819602 0 0
T1 6102 3193 0 0
T2 1222 341 0 0
T3 3253 758 0 0
T4 11729 6786 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 70216 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 167191 0 0
T19 0 2952 0 0
T21 0 30781 0 0
T25 0 10668 0 0
T39 0 2585 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 269788 0 0
T1 6102 325 0 0
T2 1222 0 0 0
T3 3253 262 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 491 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 4900 0 0
T19 0 224 0 0
T20 0 1427 0 0
T21 0 1513 0 0
T25 0 69 0 0
T40 0 113 0 0
T41 0 259 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 6480 0 0
T1 6102 9 0 0
T2 1222 0 0 0
T3 3253 1 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 22 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 80 0 0
T19 0 9 0 0
T20 0 60 0 0
T21 0 20 0 0
T25 0 5 0 0
T40 0 1 0 0
T41 0 2 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 269780 0 0
T1 6102 325 0 0
T2 1222 0 0 0
T3 3253 262 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 491 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 4900 0 0
T19 0 224 0 0
T20 0 1427 0 0
T21 0 1513 0 0
T25 0 69 0 0
T40 0 113 0 0
T41 0 259 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 10819602 0 0
T1 6102 3193 0 0
T2 1222 341 0 0
T3 3253 758 0 0
T4 11729 6786 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 70216 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 167191 0 0
T19 0 2952 0 0
T21 0 30781 0 0
T25 0 10668 0 0
T39 0 2585 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25590040 269788 0 0
T1 6102 325 0 0
T2 1222 0 0 0
T3 3253 262 0 0
T4 11729 0 0 0
T5 2583 0 0 0
T6 5447 0 0 0
T7 143845 491 0 0
T8 4131 0 0 0
T9 7541 0 0 0
T10 2169 0 0 0
T14 0 4900 0 0
T19 0 224 0 0
T20 0 1427 0 0
T21 0 1513 0 0
T25 0 69 0 0
T40 0 113 0 0
T41 0 259 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%