Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T3,T7 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
6480 |
0 |
0 |
T1 |
6102 |
9 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
1 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
22 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
60 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
269780 |
0 |
0 |
T1 |
6102 |
325 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
262 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
491 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
4900 |
0 |
0 |
T19 |
0 |
224 |
0 |
0 |
T20 |
0 |
1427 |
0 |
0 |
T21 |
0 |
1513 |
0 |
0 |
T25 |
0 |
69 |
0 |
0 |
T40 |
0 |
113 |
0 |
0 |
T41 |
0 |
259 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
10819602 |
0 |
0 |
T1 |
6102 |
3193 |
0 |
0 |
T2 |
1222 |
341 |
0 |
0 |
T3 |
3253 |
758 |
0 |
0 |
T4 |
11729 |
6786 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
70216 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
167191 |
0 |
0 |
T19 |
0 |
2952 |
0 |
0 |
T21 |
0 |
30781 |
0 |
0 |
T25 |
0 |
10668 |
0 |
0 |
T39 |
0 |
2585 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
269788 |
0 |
0 |
T1 |
6102 |
325 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
262 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
491 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
4900 |
0 |
0 |
T19 |
0 |
224 |
0 |
0 |
T20 |
0 |
1427 |
0 |
0 |
T21 |
0 |
1513 |
0 |
0 |
T25 |
0 |
69 |
0 |
0 |
T40 |
0 |
113 |
0 |
0 |
T41 |
0 |
259 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
6480 |
0 |
0 |
T1 |
6102 |
9 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
1 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
22 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
80 |
0 |
0 |
T19 |
0 |
9 |
0 |
0 |
T20 |
0 |
60 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
269780 |
0 |
0 |
T1 |
6102 |
325 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
262 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
491 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
4900 |
0 |
0 |
T19 |
0 |
224 |
0 |
0 |
T20 |
0 |
1427 |
0 |
0 |
T21 |
0 |
1513 |
0 |
0 |
T25 |
0 |
69 |
0 |
0 |
T40 |
0 |
113 |
0 |
0 |
T41 |
0 |
259 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
10819602 |
0 |
0 |
T1 |
6102 |
3193 |
0 |
0 |
T2 |
1222 |
341 |
0 |
0 |
T3 |
3253 |
758 |
0 |
0 |
T4 |
11729 |
6786 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
70216 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
167191 |
0 |
0 |
T19 |
0 |
2952 |
0 |
0 |
T21 |
0 |
30781 |
0 |
0 |
T25 |
0 |
10668 |
0 |
0 |
T39 |
0 |
2585 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25590040 |
269788 |
0 |
0 |
T1 |
6102 |
325 |
0 |
0 |
T2 |
1222 |
0 |
0 |
0 |
T3 |
3253 |
262 |
0 |
0 |
T4 |
11729 |
0 |
0 |
0 |
T5 |
2583 |
0 |
0 |
0 |
T6 |
5447 |
0 |
0 |
0 |
T7 |
143845 |
491 |
0 |
0 |
T8 |
4131 |
0 |
0 |
0 |
T9 |
7541 |
0 |
0 |
0 |
T10 |
2169 |
0 |
0 |
0 |
T14 |
0 |
4900 |
0 |
0 |
T19 |
0 |
224 |
0 |
0 |
T20 |
0 |
1427 |
0 |
0 |
T21 |
0 |
1513 |
0 |
0 |
T25 |
0 |
69 |
0 |
0 |
T40 |
0 |
113 |
0 |
0 |
T41 |
0 |
259 |
0 |
0 |