Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T28,T22 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
7967 |
0 |
0 |
T1 |
9850 |
29 |
0 |
0 |
T2 |
314 |
0 |
0 |
0 |
T3 |
854 |
2 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
2 |
0 |
0 |
T6 |
513 |
2 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T15 |
0 |
50 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
95499 |
0 |
0 |
T1 |
9850 |
461 |
0 |
0 |
T2 |
314 |
25 |
0 |
0 |
T3 |
854 |
21 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
16 |
0 |
0 |
T6 |
513 |
18 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T26 |
0 |
266 |
0 |
0 |
T28 |
0 |
293 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T50 |
0 |
43 |
0 |
0 |
T66 |
0 |
25 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
7967 |
0 |
0 |
T1 |
9850 |
29 |
0 |
0 |
T2 |
314 |
0 |
0 |
0 |
T3 |
854 |
2 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
2 |
0 |
0 |
T6 |
513 |
2 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T15 |
0 |
50 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
95499 |
0 |
0 |
T1 |
9850 |
461 |
0 |
0 |
T2 |
314 |
25 |
0 |
0 |
T3 |
854 |
21 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
16 |
0 |
0 |
T6 |
513 |
18 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T26 |
0 |
266 |
0 |
0 |
T28 |
0 |
293 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T50 |
0 |
43 |
0 |
0 |
T66 |
0 |
25 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
2857 |
0 |
0 |
T1 |
9850 |
15 |
0 |
0 |
T2 |
314 |
0 |
0 |
0 |
T3 |
854 |
1 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
0 |
0 |
0 |
T6 |
513 |
2 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T22 |
0 |
36 |
0 |
0 |
T23 |
0 |
61 |
0 |
0 |
T26 |
0 |
13 |
0 |
0 |
T28 |
0 |
8 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T80 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
7967 |
0 |
0 |
T1 |
9850 |
29 |
0 |
0 |
T2 |
314 |
0 |
0 |
0 |
T3 |
854 |
2 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
2 |
0 |
0 |
T6 |
513 |
2 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T15 |
0 |
50 |
0 |
0 |
T26 |
0 |
28 |
0 |
0 |
T28 |
0 |
21 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T66 |
0 |
3 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2878114 |
95499 |
0 |
0 |
T1 |
9850 |
461 |
0 |
0 |
T2 |
314 |
25 |
0 |
0 |
T3 |
854 |
21 |
0 |
0 |
T4 |
702 |
0 |
0 |
0 |
T5 |
543 |
16 |
0 |
0 |
T6 |
513 |
18 |
0 |
0 |
T7 |
351 |
0 |
0 |
0 |
T8 |
457 |
0 |
0 |
0 |
T9 |
175 |
0 |
0 |
0 |
T10 |
1748 |
0 |
0 |
0 |
T26 |
0 |
266 |
0 |
0 |
T28 |
0 |
293 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T50 |
0 |
43 |
0 |
0 |
T66 |
0 |
25 |
0 |
0 |