Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T10,T30 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
9649 |
0 |
0 |
T3 |
900 |
5 |
0 |
0 |
T4 |
8865 |
22 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
4 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
19 |
0 |
0 |
T10 |
282 |
0 |
0 |
0 |
T14 |
0 |
67 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
7 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T72 |
0 |
22 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
105547 |
0 |
0 |
T3 |
900 |
58 |
0 |
0 |
T4 |
8865 |
313 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
34 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
177 |
0 |
0 |
T10 |
282 |
28 |
0 |
0 |
T14 |
0 |
538 |
0 |
0 |
T30 |
0 |
208 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
67 |
0 |
0 |
T57 |
0 |
7 |
0 |
0 |
T72 |
0 |
295 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
9649 |
0 |
0 |
T3 |
900 |
5 |
0 |
0 |
T4 |
8865 |
22 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
4 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
19 |
0 |
0 |
T10 |
282 |
0 |
0 |
0 |
T14 |
0 |
67 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
7 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T72 |
0 |
22 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
105547 |
0 |
0 |
T3 |
900 |
58 |
0 |
0 |
T4 |
8865 |
313 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
34 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
177 |
0 |
0 |
T10 |
282 |
28 |
0 |
0 |
T14 |
0 |
538 |
0 |
0 |
T30 |
0 |
208 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
67 |
0 |
0 |
T57 |
0 |
7 |
0 |
0 |
T72 |
0 |
295 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
3403 |
0 |
0 |
T3 |
900 |
3 |
0 |
0 |
T4 |
8865 |
12 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
2 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
13 |
0 |
0 |
T10 |
282 |
0 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
T73 |
0 |
5 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
9649 |
0 |
0 |
T3 |
900 |
5 |
0 |
0 |
T4 |
8865 |
22 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
4 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
19 |
0 |
0 |
T10 |
282 |
0 |
0 |
0 |
T14 |
0 |
67 |
0 |
0 |
T30 |
0 |
24 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
7 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T72 |
0 |
22 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3200929 |
105547 |
0 |
0 |
T3 |
900 |
58 |
0 |
0 |
T4 |
8865 |
313 |
0 |
0 |
T5 |
836 |
0 |
0 |
0 |
T6 |
1335 |
34 |
0 |
0 |
T7 |
601 |
0 |
0 |
0 |
T8 |
777 |
0 |
0 |
0 |
T9 |
6044 |
177 |
0 |
0 |
T10 |
282 |
28 |
0 |
0 |
T14 |
0 |
538 |
0 |
0 |
T30 |
0 |
208 |
0 |
0 |
T41 |
1621 |
0 |
0 |
0 |
T45 |
655 |
0 |
0 |
0 |
T53 |
0 |
67 |
0 |
0 |
T57 |
0 |
7 |
0 |
0 |
T72 |
0 |
295 |
0 |
0 |