Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T19,T38 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
5329 |
0 |
0 |
T3 |
18460 |
19 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
103 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
60 |
0 |
0 |
T19 |
47977 |
24 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T71 |
0 |
11 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
238978 |
0 |
0 |
T3 |
18460 |
300 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
6683 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
3936 |
0 |
0 |
T19 |
47977 |
1282 |
0 |
0 |
T20 |
0 |
1299 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
76 |
0 |
0 |
T36 |
0 |
1634 |
0 |
0 |
T38 |
0 |
334 |
0 |
0 |
T71 |
0 |
276 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
9017486 |
0 |
0 |
T3 |
18460 |
8039 |
0 |
0 |
T4 |
1357 |
842 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
263523 |
0 |
0 |
T10 |
2539 |
499 |
0 |
0 |
T19 |
47977 |
25812 |
0 |
0 |
T20 |
0 |
20918 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
25469 |
0 |
0 |
T36 |
0 |
52300 |
0 |
0 |
T38 |
0 |
1132 |
0 |
0 |
T49 |
0 |
1114 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
238993 |
0 |
0 |
T3 |
18460 |
300 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
6683 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
3936 |
0 |
0 |
T19 |
47977 |
1282 |
0 |
0 |
T20 |
0 |
1299 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
76 |
0 |
0 |
T36 |
0 |
1634 |
0 |
0 |
T38 |
0 |
334 |
0 |
0 |
T71 |
0 |
276 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
5329 |
0 |
0 |
T3 |
18460 |
19 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
103 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
60 |
0 |
0 |
T19 |
47977 |
24 |
0 |
0 |
T20 |
0 |
18 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T71 |
0 |
11 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
238978 |
0 |
0 |
T3 |
18460 |
300 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
6683 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
3936 |
0 |
0 |
T19 |
47977 |
1282 |
0 |
0 |
T20 |
0 |
1299 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
76 |
0 |
0 |
T36 |
0 |
1634 |
0 |
0 |
T38 |
0 |
334 |
0 |
0 |
T71 |
0 |
276 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
9017486 |
0 |
0 |
T3 |
18460 |
8039 |
0 |
0 |
T4 |
1357 |
842 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
263523 |
0 |
0 |
T10 |
2539 |
499 |
0 |
0 |
T19 |
47977 |
25812 |
0 |
0 |
T20 |
0 |
20918 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
25469 |
0 |
0 |
T36 |
0 |
52300 |
0 |
0 |
T38 |
0 |
1132 |
0 |
0 |
T49 |
0 |
1114 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21647678 |
238993 |
0 |
0 |
T3 |
18460 |
300 |
0 |
0 |
T4 |
1357 |
0 |
0 |
0 |
T5 |
2787 |
0 |
0 |
0 |
T6 |
5072 |
0 |
0 |
0 |
T7 |
2384 |
0 |
0 |
0 |
T8 |
2410 |
0 |
0 |
0 |
T9 |
583031 |
6683 |
0 |
0 |
T10 |
2539 |
0 |
0 |
0 |
T17 |
0 |
3936 |
0 |
0 |
T19 |
47977 |
1282 |
0 |
0 |
T20 |
0 |
1299 |
0 |
0 |
T33 |
6780 |
0 |
0 |
0 |
T34 |
0 |
76 |
0 |
0 |
T36 |
0 |
1634 |
0 |
0 |
T38 |
0 |
334 |
0 |
0 |
T71 |
0 |
276 |
0 |
0 |
T72 |
0 |
12 |
0 |
0 |