Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT3,T4,T9
01CoveredT1,T2,T3
10CoveredT9,T19,T38

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 21647678 5329 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 21647678 238978 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 21647678 9017486 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 21647678 238993 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 21647678 5329 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 21647678 238978 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 21647678 9017486 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 21647678 238993 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 5329 0 0
T3 18460 19 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 103 0 0
T10 2539 0 0 0
T17 0 60 0 0
T19 47977 24 0 0
T20 0 18 0 0
T33 6780 0 0 0
T34 0 3 0 0
T36 0 28 0 0
T38 0 4 0 0
T71 0 11 0 0
T72 0 1 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 238978 0 0
T3 18460 300 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 6683 0 0
T10 2539 0 0 0
T17 0 3936 0 0
T19 47977 1282 0 0
T20 0 1299 0 0
T33 6780 0 0 0
T34 0 76 0 0
T36 0 1634 0 0
T38 0 334 0 0
T71 0 276 0 0
T72 0 12 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 9017486 0 0
T3 18460 8039 0 0
T4 1357 842 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 263523 0 0
T10 2539 499 0 0
T19 47977 25812 0 0
T20 0 20918 0 0
T33 6780 0 0 0
T34 0 25469 0 0
T36 0 52300 0 0
T38 0 1132 0 0
T49 0 1114 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 238993 0 0
T3 18460 300 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 6683 0 0
T10 2539 0 0 0
T17 0 3936 0 0
T19 47977 1282 0 0
T20 0 1299 0 0
T33 6780 0 0 0
T34 0 76 0 0
T36 0 1634 0 0
T38 0 334 0 0
T71 0 276 0 0
T72 0 12 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 5329 0 0
T3 18460 19 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 103 0 0
T10 2539 0 0 0
T17 0 60 0 0
T19 47977 24 0 0
T20 0 18 0 0
T33 6780 0 0 0
T34 0 3 0 0
T36 0 28 0 0
T38 0 4 0 0
T71 0 11 0 0
T72 0 1 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 238978 0 0
T3 18460 300 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 6683 0 0
T10 2539 0 0 0
T17 0 3936 0 0
T19 47977 1282 0 0
T20 0 1299 0 0
T33 6780 0 0 0
T34 0 76 0 0
T36 0 1634 0 0
T38 0 334 0 0
T71 0 276 0 0
T72 0 12 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 9017486 0 0
T3 18460 8039 0 0
T4 1357 842 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 263523 0 0
T10 2539 499 0 0
T19 47977 25812 0 0
T20 0 20918 0 0
T33 6780 0 0 0
T34 0 25469 0 0
T36 0 52300 0 0
T38 0 1132 0 0
T49 0 1114 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21647678 238993 0 0
T3 18460 300 0 0
T4 1357 0 0 0
T5 2787 0 0 0
T6 5072 0 0 0
T7 2384 0 0 0
T8 2410 0 0 0
T9 583031 6683 0 0
T10 2539 0 0 0
T17 0 3936 0 0
T19 47977 1282 0 0
T20 0 1299 0 0
T33 6780 0 0 0
T34 0 76 0 0
T36 0 1634 0 0
T38 0 334 0 0
T71 0 276 0 0
T72 0 12 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%