Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T9 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T19,T38 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
11603 |
0 |
0 |
T3 |
15273 |
23 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
264 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
27 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
T36 |
0 |
50 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T71 |
0 |
11 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
129927 |
0 |
0 |
T3 |
15273 |
514 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
2142 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
236 |
0 |
0 |
T20 |
0 |
163 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
328 |
0 |
0 |
T36 |
0 |
398 |
0 |
0 |
T38 |
0 |
83 |
0 |
0 |
T49 |
0 |
13 |
0 |
0 |
T52 |
0 |
15 |
0 |
0 |
T71 |
0 |
147 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
11603 |
0 |
0 |
T3 |
15273 |
23 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
264 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
27 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
T36 |
0 |
50 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T71 |
0 |
11 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
129927 |
0 |
0 |
T3 |
15273 |
514 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
2142 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
236 |
0 |
0 |
T20 |
0 |
163 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
328 |
0 |
0 |
T36 |
0 |
398 |
0 |
0 |
T38 |
0 |
83 |
0 |
0 |
T49 |
0 |
13 |
0 |
0 |
T52 |
0 |
15 |
0 |
0 |
T71 |
0 |
147 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
3757 |
0 |
0 |
T3 |
15273 |
11 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
21 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T17 |
0 |
27 |
0 |
0 |
T19 |
6371 |
15 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
17 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T71 |
0 |
7 |
0 |
0 |
T73 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
11603 |
0 |
0 |
T3 |
15273 |
23 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
264 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
27 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
36 |
0 |
0 |
T36 |
0 |
50 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T71 |
0 |
11 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3781526 |
129927 |
0 |
0 |
T3 |
15273 |
514 |
0 |
0 |
T4 |
413 |
0 |
0 |
0 |
T5 |
845 |
0 |
0 |
0 |
T6 |
388 |
0 |
0 |
0 |
T7 |
211 |
0 |
0 |
0 |
T8 |
206 |
0 |
0 |
0 |
T9 |
62401 |
2142 |
0 |
0 |
T10 |
378 |
0 |
0 |
0 |
T19 |
6371 |
236 |
0 |
0 |
T20 |
0 |
163 |
0 |
0 |
T33 |
675 |
0 |
0 |
0 |
T34 |
0 |
328 |
0 |
0 |
T36 |
0 |
398 |
0 |
0 |
T38 |
0 |
83 |
0 |
0 |
T49 |
0 |
13 |
0 |
0 |
T52 |
0 |
15 |
0 |
0 |
T71 |
0 |
147 |
0 |
0 |