Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T9,T38 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
4481 |
0 |
0 |
| T1 |
31210 |
12 |
0 |
0 |
| T2 |
21980 |
18 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
2 |
0 |
0 |
| T9 |
19293 |
13 |
0 |
0 |
| T10 |
57446 |
25 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T25 |
0 |
20 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T38 |
0 |
31 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
195959 |
0 |
0 |
| T1 |
31210 |
472 |
0 |
0 |
| T2 |
21980 |
459 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
25 |
0 |
0 |
| T9 |
19293 |
241 |
0 |
0 |
| T10 |
57446 |
1073 |
0 |
0 |
| T12 |
0 |
24 |
0 |
0 |
| T25 |
0 |
456 |
0 |
0 |
| T37 |
0 |
179 |
0 |
0 |
| T38 |
0 |
2189 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
6974244 |
0 |
0 |
| T1 |
31210 |
13221 |
0 |
0 |
| T2 |
21980 |
10800 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
4107 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
2704 |
0 |
0 |
| T9 |
19293 |
9382 |
0 |
0 |
| T10 |
57446 |
32825 |
0 |
0 |
| T12 |
0 |
3514 |
0 |
0 |
| T37 |
0 |
16433 |
0 |
0 |
| T61 |
0 |
2649 |
0 |
0 |
| T71 |
0 |
879 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
195920 |
0 |
0 |
| T1 |
31210 |
472 |
0 |
0 |
| T2 |
21980 |
459 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
25 |
0 |
0 |
| T9 |
19293 |
241 |
0 |
0 |
| T10 |
57446 |
1073 |
0 |
0 |
| T12 |
0 |
24 |
0 |
0 |
| T25 |
0 |
456 |
0 |
0 |
| T37 |
0 |
179 |
0 |
0 |
| T38 |
0 |
2189 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
4481 |
0 |
0 |
| T1 |
31210 |
12 |
0 |
0 |
| T2 |
21980 |
18 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
2 |
0 |
0 |
| T9 |
19293 |
13 |
0 |
0 |
| T10 |
57446 |
25 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T25 |
0 |
20 |
0 |
0 |
| T37 |
0 |
13 |
0 |
0 |
| T38 |
0 |
31 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
195959 |
0 |
0 |
| T1 |
31210 |
472 |
0 |
0 |
| T2 |
21980 |
459 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
25 |
0 |
0 |
| T9 |
19293 |
241 |
0 |
0 |
| T10 |
57446 |
1073 |
0 |
0 |
| T12 |
0 |
24 |
0 |
0 |
| T25 |
0 |
456 |
0 |
0 |
| T37 |
0 |
179 |
0 |
0 |
| T38 |
0 |
2189 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
6974244 |
0 |
0 |
| T1 |
31210 |
13221 |
0 |
0 |
| T2 |
21980 |
10800 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
4107 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
2704 |
0 |
0 |
| T9 |
19293 |
9382 |
0 |
0 |
| T10 |
57446 |
32825 |
0 |
0 |
| T12 |
0 |
3514 |
0 |
0 |
| T37 |
0 |
16433 |
0 |
0 |
| T61 |
0 |
2649 |
0 |
0 |
| T71 |
0 |
879 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17161594 |
195920 |
0 |
0 |
| T1 |
31210 |
472 |
0 |
0 |
| T2 |
21980 |
459 |
0 |
0 |
| T3 |
7823 |
0 |
0 |
0 |
| T4 |
6547 |
0 |
0 |
0 |
| T5 |
1230 |
0 |
0 |
0 |
| T6 |
2386 |
0 |
0 |
0 |
| T7 |
3713 |
0 |
0 |
0 |
| T8 |
11177 |
25 |
0 |
0 |
| T9 |
19293 |
241 |
0 |
0 |
| T10 |
57446 |
1073 |
0 |
0 |
| T12 |
0 |
24 |
0 |
0 |
| T25 |
0 |
456 |
0 |
0 |
| T37 |
0 |
179 |
0 |
0 |
| T38 |
0 |
2189 |
0 |
0 |
| T71 |
0 |
10 |
0 |
0 |