Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T9,T38 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
9257 |
0 |
0 |
| T1 |
6334 |
24 |
0 |
0 |
| T2 |
6777 |
24 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
8 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
3 |
0 |
0 |
| T9 |
19021 |
27 |
0 |
0 |
| T10 |
5889 |
29 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T37 |
0 |
43 |
0 |
0 |
| T61 |
0 |
10 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
106457 |
0 |
0 |
| T1 |
6334 |
223 |
0 |
0 |
| T2 |
6777 |
279 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
101 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
24 |
0 |
0 |
| T9 |
19021 |
775 |
0 |
0 |
| T10 |
5889 |
228 |
0 |
0 |
| T12 |
0 |
16 |
0 |
0 |
| T37 |
0 |
1449 |
0 |
0 |
| T61 |
0 |
134 |
0 |
0 |
| T71 |
0 |
13 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
9257 |
0 |
0 |
| T1 |
6334 |
24 |
0 |
0 |
| T2 |
6777 |
24 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
8 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
3 |
0 |
0 |
| T9 |
19021 |
27 |
0 |
0 |
| T10 |
5889 |
29 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T37 |
0 |
43 |
0 |
0 |
| T61 |
0 |
10 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
106457 |
0 |
0 |
| T1 |
6334 |
223 |
0 |
0 |
| T2 |
6777 |
279 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
101 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
24 |
0 |
0 |
| T9 |
19021 |
775 |
0 |
0 |
| T10 |
5889 |
228 |
0 |
0 |
| T12 |
0 |
16 |
0 |
0 |
| T37 |
0 |
1449 |
0 |
0 |
| T61 |
0 |
134 |
0 |
0 |
| T71 |
0 |
13 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
3302 |
0 |
0 |
| T1 |
6334 |
10 |
0 |
0 |
| T2 |
6777 |
14 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
6 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
0 |
0 |
0 |
| T9 |
19021 |
11 |
0 |
0 |
| T10 |
5889 |
4 |
0 |
0 |
| T13 |
0 |
11 |
0 |
0 |
| T25 |
0 |
16 |
0 |
0 |
| T37 |
0 |
20 |
0 |
0 |
| T61 |
0 |
4 |
0 |
0 |
| T72 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
9257 |
0 |
0 |
| T1 |
6334 |
24 |
0 |
0 |
| T2 |
6777 |
24 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
8 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
3 |
0 |
0 |
| T9 |
19021 |
27 |
0 |
0 |
| T10 |
5889 |
29 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T37 |
0 |
43 |
0 |
0 |
| T61 |
0 |
10 |
0 |
0 |
| T71 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3270244 |
106457 |
0 |
0 |
| T1 |
6334 |
223 |
0 |
0 |
| T2 |
6777 |
279 |
0 |
0 |
| T3 |
768 |
0 |
0 |
0 |
| T4 |
2256 |
101 |
0 |
0 |
| T5 |
224 |
0 |
0 |
0 |
| T6 |
204 |
0 |
0 |
0 |
| T7 |
1148 |
0 |
0 |
0 |
| T8 |
1359 |
24 |
0 |
0 |
| T9 |
19021 |
775 |
0 |
0 |
| T10 |
5889 |
228 |
0 |
0 |
| T12 |
0 |
16 |
0 |
0 |
| T37 |
0 |
1449 |
0 |
0 |
| T61 |
0 |
134 |
0 |
0 |
| T71 |
0 |
13 |
0 |
0 |