Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT2,T4,T5
01CoveredT1,T2,T3
10CoveredT2,T27,T49

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 17281728 4905 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 17281728 203092 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 17281728 6910614 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 17281728 203074 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 17281728 4905 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 17281728 203092 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 17281728 6910614 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 17281728 203074 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 4905 0 0
T2 3195 2 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 23 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 23 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 5 0 0
T16 0 5 0 0
T27 0 21 0 0
T28 0 19 0 0
T42 0 1 0 0
T49 0 21 0 0
T72 0 21 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 203092 0 0
T2 3195 503 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 318 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 1058 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 121 0 0
T16 0 132 0 0
T27 0 885 0 0
T28 0 1369 0 0
T42 0 13 0 0
T49 0 583 0 0
T72 0 1357 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 6910614 0 0
T2 3195 289 0 0
T3 3691 0 0 0
T4 12711 7541 0 0
T5 13707 7319 0 0
T6 2058 353 0 0
T7 2960 1845 0 0
T8 54451 30756 0 0
T9 8325 3013 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 7519 0 0
T28 0 28680 0 0
T42 0 1015 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 203074 0 0
T2 3195 503 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 318 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 1058 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 121 0 0
T16 0 132 0 0
T27 0 885 0 0
T28 0 1369 0 0
T42 0 13 0 0
T49 0 583 0 0
T72 0 1357 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 4905 0 0
T2 3195 2 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 23 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 23 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 5 0 0
T16 0 5 0 0
T27 0 21 0 0
T28 0 19 0 0
T42 0 1 0 0
T49 0 21 0 0
T72 0 21 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 203092 0 0
T2 3195 503 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 318 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 1058 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 121 0 0
T16 0 132 0 0
T27 0 885 0 0
T28 0 1369 0 0
T42 0 13 0 0
T49 0 583 0 0
T72 0 1357 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 6910614 0 0
T2 3195 289 0 0
T3 3691 0 0 0
T4 12711 7541 0 0
T5 13707 7319 0 0
T6 2058 353 0 0
T7 2960 1845 0 0
T8 54451 30756 0 0
T9 8325 3013 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 7519 0 0
T28 0 28680 0 0
T42 0 1015 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17281728 203074 0 0
T2 3195 503 0 0
T3 3691 0 0 0
T4 12711 0 0 0
T5 13707 318 0 0
T6 2058 0 0 0
T7 2960 0 0 0
T8 54451 1058 0 0
T9 8325 0 0 0
T10 15091 0 0 0
T11 15289 0 0 0
T15 0 121 0 0
T16 0 132 0 0
T27 0 885 0 0
T28 0 1369 0 0
T42 0 13 0 0
T49 0 583 0 0
T72 0 1357 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%