Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T27,T49 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
4905 |
0 |
0 |
| T2 |
3195 |
2 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
23 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
23 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
5 |
0 |
0 |
| T16 |
0 |
5 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
19 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T49 |
0 |
21 |
0 |
0 |
| T72 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
203092 |
0 |
0 |
| T2 |
3195 |
503 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
318 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
1058 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
121 |
0 |
0 |
| T16 |
0 |
132 |
0 |
0 |
| T27 |
0 |
885 |
0 |
0 |
| T28 |
0 |
1369 |
0 |
0 |
| T42 |
0 |
13 |
0 |
0 |
| T49 |
0 |
583 |
0 |
0 |
| T72 |
0 |
1357 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
6910614 |
0 |
0 |
| T2 |
3195 |
289 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
7541 |
0 |
0 |
| T5 |
13707 |
7319 |
0 |
0 |
| T6 |
2058 |
353 |
0 |
0 |
| T7 |
2960 |
1845 |
0 |
0 |
| T8 |
54451 |
30756 |
0 |
0 |
| T9 |
8325 |
3013 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
7519 |
0 |
0 |
| T28 |
0 |
28680 |
0 |
0 |
| T42 |
0 |
1015 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
203074 |
0 |
0 |
| T2 |
3195 |
503 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
318 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
1058 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
121 |
0 |
0 |
| T16 |
0 |
132 |
0 |
0 |
| T27 |
0 |
885 |
0 |
0 |
| T28 |
0 |
1369 |
0 |
0 |
| T42 |
0 |
13 |
0 |
0 |
| T49 |
0 |
583 |
0 |
0 |
| T72 |
0 |
1357 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
4905 |
0 |
0 |
| T2 |
3195 |
2 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
23 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
23 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
5 |
0 |
0 |
| T16 |
0 |
5 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
19 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T49 |
0 |
21 |
0 |
0 |
| T72 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
203092 |
0 |
0 |
| T2 |
3195 |
503 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
318 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
1058 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
121 |
0 |
0 |
| T16 |
0 |
132 |
0 |
0 |
| T27 |
0 |
885 |
0 |
0 |
| T28 |
0 |
1369 |
0 |
0 |
| T42 |
0 |
13 |
0 |
0 |
| T49 |
0 |
583 |
0 |
0 |
| T72 |
0 |
1357 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
6910614 |
0 |
0 |
| T2 |
3195 |
289 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
7541 |
0 |
0 |
| T5 |
13707 |
7319 |
0 |
0 |
| T6 |
2058 |
353 |
0 |
0 |
| T7 |
2960 |
1845 |
0 |
0 |
| T8 |
54451 |
30756 |
0 |
0 |
| T9 |
8325 |
3013 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
7519 |
0 |
0 |
| T28 |
0 |
28680 |
0 |
0 |
| T42 |
0 |
1015 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17281728 |
203074 |
0 |
0 |
| T2 |
3195 |
503 |
0 |
0 |
| T3 |
3691 |
0 |
0 |
0 |
| T4 |
12711 |
0 |
0 |
0 |
| T5 |
13707 |
318 |
0 |
0 |
| T6 |
2058 |
0 |
0 |
0 |
| T7 |
2960 |
0 |
0 |
0 |
| T8 |
54451 |
1058 |
0 |
0 |
| T9 |
8325 |
0 |
0 |
0 |
| T10 |
15091 |
0 |
0 |
0 |
| T11 |
15289 |
0 |
0 |
0 |
| T15 |
0 |
121 |
0 |
0 |
| T16 |
0 |
132 |
0 |
0 |
| T27 |
0 |
885 |
0 |
0 |
| T28 |
0 |
1369 |
0 |
0 |
| T42 |
0 |
13 |
0 |
0 |
| T49 |
0 |
583 |
0 |
0 |
| T72 |
0 |
1357 |
0 |
0 |