Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T4,T5,T7 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21074719 |
53196 |
0 |
0 |
T2 |
3511 |
2 |
0 |
0 |
T3 |
4566 |
0 |
0 |
0 |
T4 |
13969 |
26 |
0 |
0 |
T5 |
34563 |
100 |
0 |
0 |
T6 |
2249 |
0 |
0 |
0 |
T7 |
5446 |
14 |
0 |
0 |
T8 |
61360 |
100 |
0 |
0 |
T9 |
9297 |
16 |
0 |
0 |
T10 |
15740 |
0 |
0 |
0 |
T11 |
16253 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
0 |
22 |
0 |
0 |
T15 |
0 |
92 |
0 |
0 |
T28 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21074719 |
53316 |
0 |
0 |
T2 |
3511 |
5 |
0 |
0 |
T3 |
4566 |
0 |
0 |
0 |
T4 |
13969 |
26 |
0 |
0 |
T5 |
34563 |
100 |
0 |
0 |
T6 |
2249 |
0 |
0 |
0 |
T7 |
5446 |
14 |
0 |
0 |
T8 |
61360 |
100 |
0 |
0 |
T9 |
9297 |
16 |
0 |
0 |
T10 |
15740 |
0 |
0 |
0 |
T11 |
16253 |
0 |
0 |
0 |
T13 |
0 |
20 |
0 |
0 |
T14 |
0 |
22 |
0 |
0 |
T15 |
0 |
92 |
0 |
0 |
T28 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T4,T5,T7 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3792991 |
26601 |
0 |
0 |
T2 |
316 |
1 |
0 |
0 |
T3 |
875 |
0 |
0 |
0 |
T4 |
1258 |
13 |
0 |
0 |
T5 |
20856 |
50 |
0 |
0 |
T6 |
191 |
0 |
0 |
0 |
T7 |
2486 |
7 |
0 |
0 |
T8 |
6909 |
50 |
0 |
0 |
T9 |
972 |
8 |
0 |
0 |
T10 |
649 |
0 |
0 |
0 |
T11 |
964 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
46 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17281728 |
26698 |
0 |
0 |
T2 |
3195 |
4 |
0 |
0 |
T3 |
3691 |
0 |
0 |
0 |
T4 |
12711 |
13 |
0 |
0 |
T5 |
13707 |
50 |
0 |
0 |
T6 |
2058 |
0 |
0 |
0 |
T7 |
2960 |
7 |
0 |
0 |
T8 |
54451 |
50 |
0 |
0 |
T9 |
8325 |
8 |
0 |
0 |
T10 |
15091 |
0 |
0 |
0 |
T11 |
15289 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
46 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T4,T5,T7 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17281728 |
26595 |
0 |
0 |
T2 |
3195 |
1 |
0 |
0 |
T3 |
3691 |
0 |
0 |
0 |
T4 |
12711 |
13 |
0 |
0 |
T5 |
13707 |
50 |
0 |
0 |
T6 |
2058 |
0 |
0 |
0 |
T7 |
2960 |
7 |
0 |
0 |
T8 |
54451 |
50 |
0 |
0 |
T9 |
8325 |
8 |
0 |
0 |
T10 |
15091 |
0 |
0 |
0 |
T11 |
15289 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
46 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3792991 |
26618 |
0 |
0 |
T2 |
316 |
1 |
0 |
0 |
T3 |
875 |
0 |
0 |
0 |
T4 |
1258 |
13 |
0 |
0 |
T5 |
20856 |
50 |
0 |
0 |
T6 |
191 |
0 |
0 |
0 |
T7 |
2486 |
7 |
0 |
0 |
T8 |
6909 |
50 |
0 |
0 |
T9 |
972 |
8 |
0 |
0 |
T10 |
649 |
0 |
0 |
0 |
T11 |
964 |
0 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
46 |
0 |
0 |
T28 |
0 |
50 |
0 |
0 |