Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20045637 |
47026 |
0 |
0 |
| T1 |
1707 |
4 |
0 |
0 |
| T2 |
5614 |
0 |
0 |
0 |
| T3 |
5016 |
10 |
0 |
0 |
| T4 |
5791 |
4 |
0 |
0 |
| T5 |
1478 |
4 |
0 |
0 |
| T6 |
9933 |
34 |
0 |
0 |
| T7 |
7179 |
22 |
0 |
0 |
| T8 |
2412 |
4 |
0 |
0 |
| T9 |
8652 |
22 |
0 |
0 |
| T10 |
1625 |
2 |
0 |
0 |
| T24 |
0 |
34 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20045637 |
47146 |
0 |
0 |
| T1 |
1707 |
4 |
0 |
0 |
| T2 |
5614 |
0 |
0 |
0 |
| T3 |
5016 |
10 |
0 |
0 |
| T4 |
5791 |
4 |
0 |
0 |
| T5 |
1478 |
4 |
0 |
0 |
| T6 |
9933 |
34 |
0 |
0 |
| T7 |
7179 |
22 |
0 |
0 |
| T8 |
2412 |
4 |
0 |
0 |
| T9 |
8652 |
22 |
0 |
0 |
| T10 |
1625 |
2 |
0 |
0 |
| T24 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3449031 |
23514 |
0 |
0 |
| T1 |
253 |
2 |
0 |
0 |
| T2 |
1279 |
0 |
0 |
0 |
| T3 |
365 |
5 |
0 |
0 |
| T4 |
1416 |
2 |
0 |
0 |
| T5 |
385 |
2 |
0 |
0 |
| T6 |
2572 |
17 |
0 |
0 |
| T7 |
1857 |
11 |
0 |
0 |
| T8 |
577 |
2 |
0 |
0 |
| T9 |
775 |
11 |
0 |
0 |
| T10 |
408 |
1 |
0 |
0 |
| T24 |
0 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16596606 |
23614 |
0 |
0 |
| T1 |
1454 |
2 |
0 |
0 |
| T2 |
4335 |
0 |
0 |
0 |
| T3 |
4651 |
5 |
0 |
0 |
| T4 |
4375 |
2 |
0 |
0 |
| T5 |
1093 |
2 |
0 |
0 |
| T6 |
7361 |
17 |
0 |
0 |
| T7 |
5322 |
11 |
0 |
0 |
| T8 |
1835 |
2 |
0 |
0 |
| T9 |
7877 |
11 |
0 |
0 |
| T10 |
1217 |
1 |
0 |
0 |
| T24 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T3,T4 |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T3,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
16596606 |
23512 |
0 |
0 |
| T1 |
1454 |
2 |
0 |
0 |
| T2 |
4335 |
0 |
0 |
0 |
| T3 |
4651 |
5 |
0 |
0 |
| T4 |
4375 |
2 |
0 |
0 |
| T5 |
1093 |
2 |
0 |
0 |
| T6 |
7361 |
17 |
0 |
0 |
| T7 |
5322 |
11 |
0 |
0 |
| T8 |
1835 |
2 |
0 |
0 |
| T9 |
7877 |
11 |
0 |
0 |
| T10 |
1217 |
1 |
0 |
0 |
| T24 |
0 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3449031 |
23532 |
0 |
0 |
| T1 |
253 |
2 |
0 |
0 |
| T2 |
1279 |
0 |
0 |
0 |
| T3 |
365 |
5 |
0 |
0 |
| T4 |
1416 |
2 |
0 |
0 |
| T5 |
385 |
2 |
0 |
0 |
| T6 |
2572 |
17 |
0 |
0 |
| T7 |
1857 |
11 |
0 |
0 |
| T8 |
577 |
2 |
0 |
0 |
| T9 |
775 |
11 |
0 |
0 |
| T10 |
408 |
1 |
0 |
0 |
| T24 |
0 |
17 |
0 |
0 |