Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T6,T8 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T26,T52,T54 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
4841 |
0 |
0 |
| T6 |
2712 |
1 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
9 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
6 |
0 |
0 |
| T27 |
0 |
19 |
0 |
0 |
| T39 |
0 |
21 |
0 |
0 |
| T40 |
0 |
28 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
200115 |
0 |
0 |
| T6 |
2712 |
11 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
216 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
550 |
0 |
0 |
| T27 |
0 |
385 |
0 |
0 |
| T39 |
0 |
462 |
0 |
0 |
| T40 |
0 |
625 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
420 |
0 |
0 |
| T54 |
0 |
84 |
0 |
0 |
| T85 |
0 |
10 |
0 |
0 |
| T86 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
6926041 |
0 |
0 |
| T3 |
3027 |
737 |
0 |
0 |
| T4 |
1236 |
0 |
0 |
0 |
| T5 |
1046 |
0 |
0 |
0 |
| T6 |
2712 |
1781 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
4497 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
666 |
0 |
0 |
| T26 |
0 |
7122 |
0 |
0 |
| T27 |
0 |
9534 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
679 |
0 |
0 |
| T52 |
0 |
284 |
0 |
0 |
| T62 |
0 |
12491 |
0 |
0 |
| T63 |
0 |
4060 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
200133 |
0 |
0 |
| T6 |
2712 |
11 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
216 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
550 |
0 |
0 |
| T27 |
0 |
385 |
0 |
0 |
| T39 |
0 |
462 |
0 |
0 |
| T40 |
0 |
625 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
420 |
0 |
0 |
| T54 |
0 |
84 |
0 |
0 |
| T85 |
0 |
10 |
0 |
0 |
| T86 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
4841 |
0 |
0 |
| T6 |
2712 |
1 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
9 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
6 |
0 |
0 |
| T27 |
0 |
19 |
0 |
0 |
| T39 |
0 |
21 |
0 |
0 |
| T40 |
0 |
28 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
200115 |
0 |
0 |
| T6 |
2712 |
11 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
216 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
550 |
0 |
0 |
| T27 |
0 |
385 |
0 |
0 |
| T39 |
0 |
462 |
0 |
0 |
| T40 |
0 |
625 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
420 |
0 |
0 |
| T54 |
0 |
84 |
0 |
0 |
| T85 |
0 |
10 |
0 |
0 |
| T86 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
6926041 |
0 |
0 |
| T3 |
3027 |
737 |
0 |
0 |
| T4 |
1236 |
0 |
0 |
0 |
| T5 |
1046 |
0 |
0 |
0 |
| T6 |
2712 |
1781 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
4497 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
666 |
0 |
0 |
| T26 |
0 |
7122 |
0 |
0 |
| T27 |
0 |
9534 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
679 |
0 |
0 |
| T52 |
0 |
284 |
0 |
0 |
| T62 |
0 |
12491 |
0 |
0 |
| T63 |
0 |
4060 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
17558838 |
200133 |
0 |
0 |
| T6 |
2712 |
11 |
0 |
0 |
| T7 |
803 |
0 |
0 |
0 |
| T8 |
7554 |
216 |
0 |
0 |
| T9 |
1111 |
0 |
0 |
0 |
| T10 |
2337 |
0 |
0 |
0 |
| T12 |
1111 |
0 |
0 |
0 |
| T25 |
3145 |
0 |
0 |
0 |
| T26 |
18320 |
550 |
0 |
0 |
| T27 |
0 |
385 |
0 |
0 |
| T39 |
0 |
462 |
0 |
0 |
| T40 |
0 |
625 |
0 |
0 |
| T46 |
1214 |
0 |
0 |
0 |
| T51 |
3768 |
0 |
0 |
0 |
| T52 |
0 |
420 |
0 |
0 |
| T54 |
0 |
84 |
0 |
0 |
| T85 |
0 |
10 |
0 |
0 |
| T86 |
0 |
11 |
0 |
0 |