Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T20,T21,T53 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
9201 |
0 |
0 |
| T1 |
527 |
3 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
10 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
22 |
0 |
0 |
| T20 |
0 |
171 |
0 |
0 |
| T21 |
0 |
198 |
0 |
0 |
| T38 |
0 |
27 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
113067 |
0 |
0 |
| T1 |
527 |
21 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
128 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
283 |
0 |
0 |
| T20 |
0 |
2722 |
0 |
0 |
| T21 |
0 |
2735 |
0 |
0 |
| T38 |
0 |
221 |
0 |
0 |
| T40 |
0 |
78 |
0 |
0 |
| T43 |
0 |
10 |
0 |
0 |
| T77 |
0 |
90 |
0 |
0 |
| T78 |
0 |
13 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
9201 |
0 |
0 |
| T1 |
527 |
3 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
10 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
22 |
0 |
0 |
| T20 |
0 |
171 |
0 |
0 |
| T21 |
0 |
198 |
0 |
0 |
| T38 |
0 |
27 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
113067 |
0 |
0 |
| T1 |
527 |
21 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
128 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
283 |
0 |
0 |
| T20 |
0 |
2722 |
0 |
0 |
| T21 |
0 |
2735 |
0 |
0 |
| T38 |
0 |
221 |
0 |
0 |
| T40 |
0 |
78 |
0 |
0 |
| T43 |
0 |
10 |
0 |
0 |
| T77 |
0 |
90 |
0 |
0 |
| T78 |
0 |
13 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
3298 |
0 |
0 |
| T1 |
527 |
1 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
5 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
7 |
0 |
0 |
| T20 |
0 |
72 |
0 |
0 |
| T21 |
0 |
89 |
0 |
0 |
| T38 |
0 |
7 |
0 |
0 |
| T40 |
0 |
3 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T77 |
0 |
5 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
9201 |
0 |
0 |
| T1 |
527 |
3 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
10 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
22 |
0 |
0 |
| T20 |
0 |
171 |
0 |
0 |
| T21 |
0 |
198 |
0 |
0 |
| T38 |
0 |
27 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T77 |
0 |
7 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3330290 |
113067 |
0 |
0 |
| T1 |
527 |
21 |
0 |
0 |
| T2 |
210 |
0 |
0 |
0 |
| T3 |
268 |
0 |
0 |
0 |
| T4 |
369 |
0 |
0 |
0 |
| T5 |
711 |
0 |
0 |
0 |
| T6 |
2600 |
128 |
0 |
0 |
| T7 |
1230 |
0 |
0 |
0 |
| T8 |
861 |
0 |
0 |
0 |
| T9 |
2414 |
0 |
0 |
0 |
| T10 |
8625 |
283 |
0 |
0 |
| T20 |
0 |
2722 |
0 |
0 |
| T21 |
0 |
2735 |
0 |
0 |
| T38 |
0 |
221 |
0 |
0 |
| T40 |
0 |
78 |
0 |
0 |
| T43 |
0 |
10 |
0 |
0 |
| T77 |
0 |
90 |
0 |
0 |
| T78 |
0 |
13 |
0 |
0 |