Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T8,T39 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
4979 |
0 |
0 |
T2 |
55838 |
20 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
3 |
0 |
0 |
T5 |
26513 |
23 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
25 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
25 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T79 |
0 |
9 |
0 |
0 |
T80 |
0 |
22 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
206437 |
0 |
0 |
T2 |
55838 |
1310 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
571 |
0 |
0 |
T5 |
26513 |
524 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
623 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
671 |
0 |
0 |
T40 |
0 |
1768 |
0 |
0 |
T49 |
0 |
343 |
0 |
0 |
T50 |
0 |
342 |
0 |
0 |
T79 |
0 |
253 |
0 |
0 |
T80 |
0 |
530 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
7336053 |
0 |
0 |
T1 |
5155 |
3598 |
0 |
0 |
T2 |
55838 |
25923 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
1019 |
0 |
0 |
T5 |
26513 |
13413 |
0 |
0 |
T6 |
2278 |
191 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
11154 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
4683 |
0 |
0 |
T39 |
0 |
10944 |
0 |
0 |
T40 |
0 |
33122 |
0 |
0 |
T44 |
0 |
2903 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
206421 |
0 |
0 |
T2 |
55838 |
1310 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
571 |
0 |
0 |
T5 |
26513 |
524 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
623 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
671 |
0 |
0 |
T40 |
0 |
1768 |
0 |
0 |
T49 |
0 |
343 |
0 |
0 |
T50 |
0 |
342 |
0 |
0 |
T79 |
0 |
253 |
0 |
0 |
T80 |
0 |
530 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
4979 |
0 |
0 |
T2 |
55838 |
20 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
3 |
0 |
0 |
T5 |
26513 |
23 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
25 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
9 |
0 |
0 |
T40 |
0 |
25 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T79 |
0 |
9 |
0 |
0 |
T80 |
0 |
22 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
206437 |
0 |
0 |
T2 |
55838 |
1310 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
571 |
0 |
0 |
T5 |
26513 |
524 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
623 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
671 |
0 |
0 |
T40 |
0 |
1768 |
0 |
0 |
T49 |
0 |
343 |
0 |
0 |
T50 |
0 |
342 |
0 |
0 |
T79 |
0 |
253 |
0 |
0 |
T80 |
0 |
530 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
7336053 |
0 |
0 |
T1 |
5155 |
3598 |
0 |
0 |
T2 |
55838 |
25923 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
1019 |
0 |
0 |
T5 |
26513 |
13413 |
0 |
0 |
T6 |
2278 |
191 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
11154 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
4683 |
0 |
0 |
T39 |
0 |
10944 |
0 |
0 |
T40 |
0 |
33122 |
0 |
0 |
T44 |
0 |
2903 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
17971227 |
206421 |
0 |
0 |
T2 |
55838 |
1310 |
0 |
0 |
T3 |
3443 |
0 |
0 |
0 |
T4 |
3006 |
571 |
0 |
0 |
T5 |
26513 |
524 |
0 |
0 |
T6 |
2278 |
0 |
0 |
0 |
T7 |
666 |
0 |
0 |
0 |
T8 |
20025 |
623 |
0 |
0 |
T9 |
4037 |
0 |
0 |
0 |
T10 |
10316 |
0 |
0 |
0 |
T11 |
783 |
0 |
0 |
0 |
T39 |
0 |
671 |
0 |
0 |
T40 |
0 |
1768 |
0 |
0 |
T49 |
0 |
343 |
0 |
0 |
T50 |
0 |
342 |
0 |
0 |
T79 |
0 |
253 |
0 |
0 |
T80 |
0 |
530 |
0 |
0 |