Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_pulse_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_cdc.u_slow_cdc_sync 100.00 100.00 100.00 100.00 100.00
tb.dut.u_cdc.u_scdc_sync 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_cdc.u_slow_cdc_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
prim_flop_2sync 100.00 100.00 100.00



Module Instance : tb.dut.u_cdc.u_scdc_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
prim_flop_2sync 100.00 100.00 100.00

Line Coverage for Module : prim_pulse_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS2833100.00
CONT_ASSIGN4600
CONT_ASSIGN4900
ALWAYS5200
ALWAYS8633100.00
CONT_ASSIGN9411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
28 1 1
29 1 1
31 1 1
46 unreachable
49 unreachable
52 unreachable
53 unreachable
55 unreachable
86 1 1
87 1 1
89 1 1
94 1 1


Cond Coverage for Module : prim_pulse_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       31
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T5

 LINE       94
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T5
11CoveredT1,T2,T4

Branch Coverage for Module : prim_pulse_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 28 2 2 100.00
IF 86 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 28 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 86 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_pulse_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 21885246 52984 0 0
SrcPulseCheck_M 21885246 53103 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 21885246 52984 0 0
T1 7018 34 0 0
T2 61958 100 0 0
T3 5652 0 0 0
T4 3303 2 0 0
T5 36471 100 0 0
T6 2630 0 0 0
T7 1013 0 0 0
T8 27499 100 0 0
T9 4656 22 0 0
T10 12394 32 0 0
T13 0 22 0 0
T39 0 40 0 0
T40 0 100 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 21885246 53103 0 0
T1 7018 34 0 0
T2 61958 100 0 0
T3 5652 0 0 0
T4 3303 5 0 0
T5 36471 100 0 0
T6 2630 0 0 0
T7 1013 0 0 0
T8 27499 100 0 0
T9 4656 22 0 0
T10 12394 32 0 0
T13 0 22 0 0
T39 0 40 0 0
T40 0 100 0 0

Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS2833100.00
CONT_ASSIGN4600
CONT_ASSIGN4900
ALWAYS5200
ALWAYS8633100.00
CONT_ASSIGN9411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
28 1 1
29 1 1
31 1 1
46 unreachable
49 unreachable
52 unreachable
53 unreachable
55 unreachable
86 1 1
87 1 1
89 1 1
94 1 1


Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       31
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T5

 LINE       94
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T5
11CoveredT1,T2,T4

Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 28 2 2 100.00
IF 86 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 28 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 86 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 3914019 26493 0 0
SrcPulseCheck_M 17971227 26592 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3914019 26493 0 0
T1 1863 17 0 0
T2 6120 50 0 0
T3 2209 0 0 0
T4 297 1 0 0
T5 9958 50 0 0
T6 352 0 0 0
T7 347 0 0 0
T8 7474 50 0 0
T9 619 11 0 0
T10 2078 16 0 0
T13 0 11 0 0
T39 0 20 0 0
T40 0 50 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 17971227 26592 0 0
T1 5155 17 0 0
T2 55838 50 0 0
T3 3443 0 0 0
T4 3006 4 0 0
T5 26513 50 0 0
T6 2278 0 0 0
T7 666 0 0 0
T8 20025 50 0 0
T9 4037 11 0 0
T10 10316 16 0 0
T13 0 11 0 0
T39 0 20 0 0
T40 0 50 0 0

Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS2833100.00
CONT_ASSIGN4600
CONT_ASSIGN4900
ALWAYS5200
ALWAYS8633100.00
CONT_ASSIGN9411100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
28 1 1
29 1 1
31 1 1
46 unreachable
49 unreachable
52 unreachable
53 unreachable
55 unreachable
86 1 1
87 1 1
89 1 1
94 1 1


Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       31
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T5

 LINE       94
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T4
10CoveredT1,T2,T5
11CoveredT1,T2,T4

Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 28 2 2 100.00
IF 86 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 28 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 86 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 17971227 26491 0 0
SrcPulseCheck_M 3914019 26511 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 17971227 26491 0 0
T1 5155 17 0 0
T2 55838 50 0 0
T3 3443 0 0 0
T4 3006 1 0 0
T5 26513 50 0 0
T6 2278 0 0 0
T7 666 0 0 0
T8 20025 50 0 0
T9 4037 11 0 0
T10 10316 16 0 0
T13 0 11 0 0
T39 0 20 0 0
T40 0 50 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 3914019 26511 0 0
T1 1863 17 0 0
T2 6120 50 0 0
T3 2209 0 0 0
T4 297 1 0 0
T5 9958 50 0 0
T6 352 0 0 0
T7 347 0 0 0
T8 7474 50 0 0
T9 619 11 0 0
T10 2078 16 0 0
T13 0 11 0 0
T39 0 20 0 0
T40 0 50 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%