Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T4,T42 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
4966 |
0 |
0 |
| T1 |
2192 |
2 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
1 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
24 |
0 |
0 |
| T36 |
0 |
22 |
0 |
0 |
| T37 |
0 |
7 |
0 |
0 |
| T38 |
0 |
5 |
0 |
0 |
| T40 |
0 |
24 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
210656 |
0 |
0 |
| T1 |
2192 |
282 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
109 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
1588 |
0 |
0 |
| T36 |
0 |
501 |
0 |
0 |
| T37 |
0 |
191 |
0 |
0 |
| T38 |
0 |
444 |
0 |
0 |
| T40 |
0 |
433 |
0 |
0 |
| T42 |
0 |
166 |
0 |
0 |
| T84 |
0 |
226 |
0 |
0 |
| T85 |
0 |
108 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
7850433 |
0 |
0 |
| T1 |
2192 |
224 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
127 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
9837 |
0 |
0 |
| T8 |
18218 |
9215 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
31122 |
0 |
0 |
| T36 |
0 |
10693 |
0 |
0 |
| T37 |
0 |
4487 |
0 |
0 |
| T38 |
0 |
6338 |
0 |
0 |
| T40 |
0 |
6412 |
0 |
0 |
| T42 |
0 |
815 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
210657 |
0 |
0 |
| T1 |
2192 |
282 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
109 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
1588 |
0 |
0 |
| T36 |
0 |
501 |
0 |
0 |
| T37 |
0 |
191 |
0 |
0 |
| T38 |
0 |
444 |
0 |
0 |
| T40 |
0 |
433 |
0 |
0 |
| T42 |
0 |
166 |
0 |
0 |
| T84 |
0 |
226 |
0 |
0 |
| T85 |
0 |
108 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
4966 |
0 |
0 |
| T1 |
2192 |
2 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
1 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
24 |
0 |
0 |
| T36 |
0 |
22 |
0 |
0 |
| T37 |
0 |
7 |
0 |
0 |
| T38 |
0 |
5 |
0 |
0 |
| T40 |
0 |
24 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
210656 |
0 |
0 |
| T1 |
2192 |
282 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
109 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
1588 |
0 |
0 |
| T36 |
0 |
501 |
0 |
0 |
| T37 |
0 |
191 |
0 |
0 |
| T38 |
0 |
444 |
0 |
0 |
| T40 |
0 |
433 |
0 |
0 |
| T42 |
0 |
166 |
0 |
0 |
| T84 |
0 |
226 |
0 |
0 |
| T85 |
0 |
108 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
7850433 |
0 |
0 |
| T1 |
2192 |
224 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
127 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
9837 |
0 |
0 |
| T8 |
18218 |
9215 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
31122 |
0 |
0 |
| T36 |
0 |
10693 |
0 |
0 |
| T37 |
0 |
4487 |
0 |
0 |
| T38 |
0 |
6338 |
0 |
0 |
| T40 |
0 |
6412 |
0 |
0 |
| T42 |
0 |
815 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19377215 |
210657 |
0 |
0 |
| T1 |
2192 |
282 |
0 |
0 |
| T2 |
2489 |
0 |
0 |
0 |
| T3 |
2361 |
0 |
0 |
0 |
| T4 |
2730 |
109 |
0 |
0 |
| T5 |
1979 |
0 |
0 |
0 |
| T6 |
1966 |
0 |
0 |
0 |
| T7 |
14554 |
0 |
0 |
0 |
| T8 |
18218 |
0 |
0 |
0 |
| T9 |
1681 |
0 |
0 |
0 |
| T10 |
15296 |
0 |
0 |
0 |
| T11 |
0 |
1588 |
0 |
0 |
| T36 |
0 |
501 |
0 |
0 |
| T37 |
0 |
191 |
0 |
0 |
| T38 |
0 |
444 |
0 |
0 |
| T40 |
0 |
433 |
0 |
0 |
| T42 |
0 |
166 |
0 |
0 |
| T84 |
0 |
226 |
0 |
0 |
| T85 |
0 |
108 |
0 |
0 |