Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T4,T6 |
1 | 1 | Covered | T6,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T4,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23209369 |
54190 |
0 |
0 |
T1 |
2563 |
3 |
0 |
0 |
T2 |
2696 |
0 |
0 |
0 |
T3 |
2562 |
0 |
0 |
0 |
T4 |
3012 |
2 |
0 |
0 |
T5 |
2201 |
0 |
0 |
0 |
T6 |
2579 |
10 |
0 |
0 |
T7 |
15981 |
30 |
0 |
0 |
T8 |
20187 |
38 |
0 |
0 |
T9 |
2183 |
10 |
0 |
0 |
T10 |
16201 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T35 |
0 |
40 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23209369 |
54314 |
0 |
0 |
T1 |
2563 |
6 |
0 |
0 |
T2 |
2696 |
0 |
0 |
0 |
T3 |
2562 |
0 |
0 |
0 |
T4 |
3012 |
5 |
0 |
0 |
T5 |
2201 |
0 |
0 |
0 |
T6 |
2579 |
10 |
0 |
0 |
T7 |
15981 |
30 |
0 |
0 |
T8 |
20187 |
38 |
0 |
0 |
T9 |
2183 |
10 |
0 |
0 |
T10 |
16201 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T12 |
0 |
22 |
0 |
0 |
T35 |
0 |
40 |
0 |
0 |
T42 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T4,T6 |
1 | 1 | Covered | T6,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3832154 |
27095 |
0 |
0 |
T1 |
371 |
1 |
0 |
0 |
T2 |
207 |
0 |
0 |
0 |
T3 |
201 |
0 |
0 |
0 |
T4 |
282 |
1 |
0 |
0 |
T5 |
222 |
0 |
0 |
0 |
T6 |
613 |
5 |
0 |
0 |
T7 |
1427 |
15 |
0 |
0 |
T8 |
1969 |
19 |
0 |
0 |
T9 |
502 |
5 |
0 |
0 |
T10 |
905 |
0 |
0 |
0 |
T11 |
0 |
50 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19377215 |
27198 |
0 |
0 |
T1 |
2192 |
4 |
0 |
0 |
T2 |
2489 |
0 |
0 |
0 |
T3 |
2361 |
0 |
0 |
0 |
T4 |
2730 |
4 |
0 |
0 |
T5 |
1979 |
0 |
0 |
0 |
T6 |
1966 |
5 |
0 |
0 |
T7 |
14554 |
15 |
0 |
0 |
T8 |
18218 |
19 |
0 |
0 |
T9 |
1681 |
5 |
0 |
0 |
T10 |
15296 |
0 |
0 |
0 |
T11 |
0 |
50 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T4,T6 |
1 | 1 | Covered | T6,T7,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
19377215 |
27095 |
0 |
0 |
T1 |
2192 |
2 |
0 |
0 |
T2 |
2489 |
0 |
0 |
0 |
T3 |
2361 |
0 |
0 |
0 |
T4 |
2730 |
1 |
0 |
0 |
T5 |
1979 |
0 |
0 |
0 |
T6 |
1966 |
5 |
0 |
0 |
T7 |
14554 |
15 |
0 |
0 |
T8 |
18218 |
19 |
0 |
0 |
T9 |
1681 |
5 |
0 |
0 |
T10 |
15296 |
0 |
0 |
0 |
T11 |
0 |
50 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3832154 |
27116 |
0 |
0 |
T1 |
371 |
2 |
0 |
0 |
T2 |
207 |
0 |
0 |
0 |
T3 |
201 |
0 |
0 |
0 |
T4 |
282 |
1 |
0 |
0 |
T5 |
222 |
0 |
0 |
0 |
T6 |
613 |
5 |
0 |
0 |
T7 |
1427 |
15 |
0 |
0 |
T8 |
1969 |
19 |
0 |
0 |
T9 |
502 |
5 |
0 |
0 |
T10 |
905 |
0 |
0 |
0 |
T11 |
0 |
50 |
0 |
0 |
T12 |
0 |
11 |
0 |
0 |
T35 |
0 |
20 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |