Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T39,T20,T47 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
9533 |
0 |
0 |
T2 |
647 |
6 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
3 |
0 |
0 |
T7 |
203 |
1 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
29 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T14 |
0 |
46 |
0 |
0 |
T20 |
0 |
25 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
28 |
0 |
0 |
T81 |
0 |
8 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
118891 |
0 |
0 |
T2 |
647 |
50 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
31 |
0 |
0 |
T7 |
203 |
9 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
456 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
186 |
0 |
0 |
T14 |
0 |
369 |
0 |
0 |
T20 |
0 |
230 |
0 |
0 |
T36 |
0 |
54 |
0 |
0 |
T39 |
0 |
44 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
9533 |
0 |
0 |
T2 |
647 |
6 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
3 |
0 |
0 |
T7 |
203 |
1 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
29 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T14 |
0 |
46 |
0 |
0 |
T20 |
0 |
25 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
28 |
0 |
0 |
T81 |
0 |
8 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
118891 |
0 |
0 |
T2 |
647 |
50 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
31 |
0 |
0 |
T7 |
203 |
9 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
456 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
186 |
0 |
0 |
T14 |
0 |
369 |
0 |
0 |
T20 |
0 |
230 |
0 |
0 |
T36 |
0 |
54 |
0 |
0 |
T39 |
0 |
44 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
3516 |
0 |
0 |
T10 |
10566 |
15 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
6527 |
9 |
0 |
0 |
T13 |
634 |
0 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T16 |
404 |
0 |
0 |
0 |
T20 |
6757 |
14 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
10 |
0 |
0 |
T38 |
0 |
19 |
0 |
0 |
T39 |
493 |
0 |
0 |
0 |
T40 |
264 |
0 |
0 |
0 |
T41 |
740 |
0 |
0 |
0 |
T47 |
343 |
1 |
0 |
0 |
T81 |
0 |
4 |
0 |
0 |
T82 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
9533 |
0 |
0 |
T2 |
647 |
6 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
3 |
0 |
0 |
T7 |
203 |
1 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
29 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
21 |
0 |
0 |
T14 |
0 |
46 |
0 |
0 |
T20 |
0 |
25 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
28 |
0 |
0 |
T81 |
0 |
8 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3544409 |
118891 |
0 |
0 |
T2 |
647 |
50 |
0 |
0 |
T3 |
403 |
0 |
0 |
0 |
T4 |
329 |
0 |
0 |
0 |
T5 |
392 |
0 |
0 |
0 |
T6 |
887 |
31 |
0 |
0 |
T7 |
203 |
9 |
0 |
0 |
T8 |
452 |
0 |
0 |
0 |
T9 |
271 |
0 |
0 |
0 |
T10 |
10566 |
456 |
0 |
0 |
T11 |
683 |
0 |
0 |
0 |
T12 |
0 |
186 |
0 |
0 |
T14 |
0 |
369 |
0 |
0 |
T20 |
0 |
230 |
0 |
0 |
T36 |
0 |
54 |
0 |
0 |
T39 |
0 |
44 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |