Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T3,T27 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
3718 |
0 |
0 |
| T1 |
8407 |
22 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
0 |
0 |
0 |
| T7 |
1666 |
9 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
12 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
12 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T18 |
0 |
29 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T27 |
0 |
22 |
0 |
0 |
| T28 |
0 |
24 |
0 |
0 |
| T41 |
0 |
22 |
0 |
0 |
| T42 |
0 |
5 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
52751 |
0 |
0 |
| T1 |
8407 |
297 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
25 |
0 |
0 |
| T7 |
1666 |
120 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
198 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
163 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T25 |
0 |
272 |
0 |
0 |
| T27 |
0 |
360 |
0 |
0 |
| T28 |
0 |
312 |
0 |
0 |
| T41 |
0 |
650 |
0 |
0 |
| T42 |
0 |
39 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
3718 |
0 |
0 |
| T1 |
8407 |
22 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
0 |
0 |
0 |
| T7 |
1666 |
9 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
12 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
12 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T18 |
0 |
29 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T27 |
0 |
22 |
0 |
0 |
| T28 |
0 |
24 |
0 |
0 |
| T41 |
0 |
22 |
0 |
0 |
| T42 |
0 |
5 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
52751 |
0 |
0 |
| T1 |
8407 |
297 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
25 |
0 |
0 |
| T7 |
1666 |
120 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
198 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
163 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T25 |
0 |
272 |
0 |
0 |
| T27 |
0 |
360 |
0 |
0 |
| T28 |
0 |
312 |
0 |
0 |
| T41 |
0 |
650 |
0 |
0 |
| T42 |
0 |
39 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
224 |
0 |
0 |
| T9 |
3328 |
3 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
0 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T14 |
209 |
0 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T19 |
330 |
0 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
9356 |
0 |
0 |
0 |
| T28 |
8497 |
1 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T47 |
362 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
4 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
3718 |
0 |
0 |
| T1 |
8407 |
22 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
0 |
0 |
0 |
| T7 |
1666 |
9 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
12 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
12 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T18 |
0 |
29 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T27 |
0 |
22 |
0 |
0 |
| T28 |
0 |
24 |
0 |
0 |
| T41 |
0 |
22 |
0 |
0 |
| T42 |
0 |
5 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1520912 |
52751 |
0 |
0 |
| T1 |
8407 |
297 |
0 |
0 |
| T2 |
658 |
0 |
0 |
0 |
| T3 |
539 |
25 |
0 |
0 |
| T7 |
1666 |
120 |
0 |
0 |
| T8 |
1286 |
0 |
0 |
0 |
| T9 |
3328 |
198 |
0 |
0 |
| T10 |
254 |
0 |
0 |
0 |
| T11 |
2253 |
163 |
0 |
0 |
| T12 |
356 |
0 |
0 |
0 |
| T13 |
436 |
0 |
0 |
0 |
| T25 |
0 |
272 |
0 |
0 |
| T27 |
0 |
360 |
0 |
0 |
| T28 |
0 |
312 |
0 |
0 |
| T41 |
0 |
650 |
0 |
0 |
| T42 |
0 |
39 |
0 |
0 |