Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26922744 |
81580 |
0 |
0 |
T3 |
4946 |
16 |
0 |
0 |
T4 |
2706 |
10 |
0 |
0 |
T5 |
15895 |
0 |
0 |
0 |
T6 |
5896 |
10 |
0 |
0 |
T7 |
3242 |
2 |
0 |
0 |
T8 |
1767 |
2 |
0 |
0 |
T9 |
15859 |
0 |
0 |
0 |
T10 |
14545 |
0 |
0 |
0 |
T12 |
0 |
156 |
0 |
0 |
T13 |
2445 |
0 |
0 |
0 |
T28 |
2188 |
8 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
26 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26922744 |
81706 |
0 |
0 |
T3 |
4946 |
16 |
0 |
0 |
T4 |
2706 |
10 |
0 |
0 |
T5 |
15895 |
0 |
0 |
0 |
T6 |
5896 |
10 |
0 |
0 |
T7 |
3242 |
5 |
0 |
0 |
T8 |
1767 |
2 |
0 |
0 |
T9 |
15859 |
0 |
0 |
0 |
T10 |
14545 |
0 |
0 |
0 |
T12 |
0 |
156 |
0 |
0 |
T13 |
2445 |
0 |
0 |
0 |
T28 |
2188 |
8 |
0 |
0 |
T29 |
0 |
32 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5158970 |
40793 |
0 |
0 |
T3 |
2059 |
8 |
0 |
0 |
T4 |
615 |
5 |
0 |
0 |
T5 |
197 |
0 |
0 |
0 |
T6 |
601 |
5 |
0 |
0 |
T7 |
310 |
1 |
0 |
0 |
T8 |
463 |
1 |
0 |
0 |
T9 |
199 |
0 |
0 |
0 |
T10 |
2399 |
0 |
0 |
0 |
T12 |
0 |
78 |
0 |
0 |
T13 |
862 |
0 |
0 |
0 |
T28 |
517 |
4 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21763774 |
40898 |
0 |
0 |
T3 |
2887 |
8 |
0 |
0 |
T4 |
2091 |
5 |
0 |
0 |
T5 |
15698 |
0 |
0 |
0 |
T6 |
5295 |
5 |
0 |
0 |
T7 |
2932 |
4 |
0 |
0 |
T8 |
1304 |
1 |
0 |
0 |
T9 |
15660 |
0 |
0 |
0 |
T10 |
12146 |
0 |
0 |
0 |
T12 |
0 |
78 |
0 |
0 |
T13 |
1583 |
0 |
0 |
0 |
T28 |
1671 |
4 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T3,T4,T6 |
1 | 1 | Covered | T3,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21763774 |
40787 |
0 |
0 |
T3 |
2887 |
8 |
0 |
0 |
T4 |
2091 |
5 |
0 |
0 |
T5 |
15698 |
0 |
0 |
0 |
T6 |
5295 |
5 |
0 |
0 |
T7 |
2932 |
1 |
0 |
0 |
T8 |
1304 |
1 |
0 |
0 |
T9 |
15660 |
0 |
0 |
0 |
T10 |
12146 |
0 |
0 |
0 |
T12 |
0 |
78 |
0 |
0 |
T13 |
1583 |
0 |
0 |
0 |
T28 |
1671 |
4 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5158970 |
40808 |
0 |
0 |
T3 |
2059 |
8 |
0 |
0 |
T4 |
615 |
5 |
0 |
0 |
T5 |
197 |
0 |
0 |
0 |
T6 |
601 |
5 |
0 |
0 |
T7 |
310 |
1 |
0 |
0 |
T8 |
463 |
1 |
0 |
0 |
T9 |
199 |
0 |
0 |
0 |
T10 |
2399 |
0 |
0 |
0 |
T12 |
0 |
78 |
0 |
0 |
T13 |
862 |
0 |
0 |
0 |
T28 |
517 |
4 |
0 |
0 |
T29 |
0 |
16 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
13 |
0 |
0 |