Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T25,T13 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
13414 |
0 |
0 |
T1 |
221 |
1 |
0 |
0 |
T2 |
3394 |
19 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
5 |
0 |
0 |
T5 |
371 |
1 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
244 |
0 |
0 |
T9 |
4128 |
9 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
186 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
159674 |
0 |
0 |
T1 |
221 |
7 |
0 |
0 |
T2 |
3394 |
151 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
62 |
0 |
0 |
T5 |
371 |
14 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
2015 |
0 |
0 |
T9 |
4128 |
72 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
1774 |
0 |
0 |
T25 |
0 |
164 |
0 |
0 |
T27 |
0 |
294 |
0 |
0 |
T28 |
0 |
607 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
13414 |
0 |
0 |
T1 |
221 |
1 |
0 |
0 |
T2 |
3394 |
19 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
5 |
0 |
0 |
T5 |
371 |
1 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
244 |
0 |
0 |
T9 |
4128 |
9 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
186 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
159674 |
0 |
0 |
T1 |
221 |
7 |
0 |
0 |
T2 |
3394 |
151 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
62 |
0 |
0 |
T5 |
371 |
14 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
2015 |
0 |
0 |
T9 |
4128 |
72 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
1774 |
0 |
0 |
T25 |
0 |
164 |
0 |
0 |
T27 |
0 |
294 |
0 |
0 |
T28 |
0 |
607 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
3190 |
0 |
0 |
T2 |
3394 |
1 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
1 |
0 |
0 |
T5 |
371 |
0 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
66 |
0 |
0 |
T9 |
4128 |
8 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
44 |
0 |
0 |
T14 |
390 |
0 |
0 |
0 |
T28 |
0 |
9 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
13414 |
0 |
0 |
T1 |
221 |
1 |
0 |
0 |
T2 |
3394 |
19 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
5 |
0 |
0 |
T5 |
371 |
1 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
244 |
0 |
0 |
T9 |
4128 |
9 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
186 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T28 |
0 |
36 |
0 |
0 |
T29 |
0 |
21 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
159674 |
0 |
0 |
T1 |
221 |
7 |
0 |
0 |
T2 |
3394 |
151 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
62 |
0 |
0 |
T5 |
371 |
14 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
2015 |
0 |
0 |
T9 |
4128 |
72 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
1774 |
0 |
0 |
T25 |
0 |
164 |
0 |
0 |
T27 |
0 |
294 |
0 |
0 |
T28 |
0 |
607 |
0 |
0 |