Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29419396 |
83565 |
0 |
0 |
T1 |
2717 |
2 |
0 |
0 |
T2 |
36528 |
68 |
0 |
0 |
T3 |
49117 |
0 |
0 |
0 |
T4 |
5970 |
18 |
0 |
0 |
T5 |
1523 |
4 |
0 |
0 |
T6 |
2709 |
0 |
0 |
0 |
T7 |
16094 |
0 |
0 |
0 |
T8 |
727563 |
1514 |
0 |
0 |
T9 |
47007 |
166 |
0 |
0 |
T10 |
4097 |
0 |
0 |
0 |
T13 |
0 |
1216 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29419396 |
83679 |
0 |
0 |
T1 |
2717 |
2 |
0 |
0 |
T2 |
36528 |
68 |
0 |
0 |
T3 |
49117 |
0 |
0 |
0 |
T4 |
5970 |
18 |
0 |
0 |
T5 |
1523 |
4 |
0 |
0 |
T6 |
2709 |
0 |
0 |
0 |
T7 |
16094 |
0 |
0 |
0 |
T8 |
727563 |
1514 |
0 |
0 |
T9 |
47007 |
166 |
0 |
0 |
T10 |
4097 |
0 |
0 |
0 |
T13 |
0 |
1216 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T25 |
0 |
8 |
0 |
0 |
T26 |
0 |
26 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
41787 |
0 |
0 |
T1 |
221 |
1 |
0 |
0 |
T2 |
3394 |
34 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
9 |
0 |
0 |
T5 |
371 |
2 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
757 |
0 |
0 |
T9 |
4128 |
83 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
608 |
0 |
0 |
T18 |
0 |
11 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24620852 |
41881 |
0 |
0 |
T1 |
2496 |
1 |
0 |
0 |
T2 |
33134 |
34 |
0 |
0 |
T3 |
44536 |
0 |
0 |
0 |
T4 |
4407 |
9 |
0 |
0 |
T5 |
1152 |
2 |
0 |
0 |
T6 |
2081 |
0 |
0 |
0 |
T7 |
15097 |
0 |
0 |
0 |
T8 |
659418 |
757 |
0 |
0 |
T9 |
42879 |
83 |
0 |
0 |
T10 |
3725 |
0 |
0 |
0 |
T13 |
0 |
608 |
0 |
0 |
T18 |
0 |
11 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T2,T4,T5 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24620852 |
41778 |
0 |
0 |
T1 |
2496 |
1 |
0 |
0 |
T2 |
33134 |
34 |
0 |
0 |
T3 |
44536 |
0 |
0 |
0 |
T4 |
4407 |
9 |
0 |
0 |
T5 |
1152 |
2 |
0 |
0 |
T6 |
2081 |
0 |
0 |
0 |
T7 |
15097 |
0 |
0 |
0 |
T8 |
659418 |
757 |
0 |
0 |
T9 |
42879 |
83 |
0 |
0 |
T10 |
3725 |
0 |
0 |
0 |
T13 |
0 |
608 |
0 |
0 |
T18 |
0 |
11 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
13 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4798544 |
41798 |
0 |
0 |
T1 |
221 |
1 |
0 |
0 |
T2 |
3394 |
34 |
0 |
0 |
T3 |
4581 |
0 |
0 |
0 |
T4 |
1563 |
9 |
0 |
0 |
T5 |
371 |
2 |
0 |
0 |
T6 |
628 |
0 |
0 |
0 |
T7 |
997 |
0 |
0 |
0 |
T8 |
68145 |
757 |
0 |
0 |
T9 |
4128 |
83 |
0 |
0 |
T10 |
372 |
0 |
0 |
0 |
T13 |
0 |
608 |
0 |
0 |
T18 |
0 |
11 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
13 |
0 |
0 |