Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T6,T7,T13 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T40,T78 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
5798 |
0 |
0 |
| T6 |
38066 |
23 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
1 |
0 |
0 |
| T15 |
0 |
25 |
0 |
0 |
| T16 |
0 |
33 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
4 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
4 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
9 |
0 |
0 |
| T79 |
0 |
23 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
251971 |
0 |
0 |
| T6 |
38066 |
1047 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
11 |
0 |
0 |
| T15 |
0 |
1679 |
0 |
0 |
| T16 |
0 |
934 |
0 |
0 |
| T25 |
0 |
490 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
319 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
325 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
265 |
0 |
0 |
| T79 |
0 |
552 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
9356037 |
0 |
0 |
| T6 |
38066 |
18311 |
0 |
0 |
| T7 |
2218 |
683 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
938 |
0 |
0 |
| T14 |
0 |
1766 |
0 |
0 |
| T25 |
0 |
9035 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
3617 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
861 |
0 |
0 |
| T50 |
0 |
973 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
5615 |
0 |
0 |
| T79 |
0 |
9802 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
251954 |
0 |
0 |
| T6 |
38066 |
1047 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
11 |
0 |
0 |
| T15 |
0 |
1679 |
0 |
0 |
| T16 |
0 |
934 |
0 |
0 |
| T25 |
0 |
490 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
319 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
325 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
262 |
0 |
0 |
| T79 |
0 |
552 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
5798 |
0 |
0 |
| T6 |
38066 |
23 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
1 |
0 |
0 |
| T15 |
0 |
25 |
0 |
0 |
| T16 |
0 |
33 |
0 |
0 |
| T25 |
0 |
21 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
4 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
4 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
9 |
0 |
0 |
| T79 |
0 |
23 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
251971 |
0 |
0 |
| T6 |
38066 |
1047 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
11 |
0 |
0 |
| T15 |
0 |
1679 |
0 |
0 |
| T16 |
0 |
934 |
0 |
0 |
| T25 |
0 |
490 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
319 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
325 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
265 |
0 |
0 |
| T79 |
0 |
552 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
9356037 |
0 |
0 |
| T6 |
38066 |
18311 |
0 |
0 |
| T7 |
2218 |
683 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
938 |
0 |
0 |
| T14 |
0 |
1766 |
0 |
0 |
| T25 |
0 |
9035 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
3617 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
861 |
0 |
0 |
| T50 |
0 |
973 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
5615 |
0 |
0 |
| T79 |
0 |
9802 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22751409 |
251954 |
0 |
0 |
| T6 |
38066 |
1047 |
0 |
0 |
| T7 |
2218 |
0 |
0 |
0 |
| T8 |
4672 |
0 |
0 |
0 |
| T9 |
4643 |
0 |
0 |
0 |
| T10 |
2539 |
0 |
0 |
0 |
| T11 |
15928 |
0 |
0 |
0 |
| T13 |
1243 |
11 |
0 |
0 |
| T15 |
0 |
1679 |
0 |
0 |
| T16 |
0 |
934 |
0 |
0 |
| T25 |
0 |
490 |
0 |
0 |
| T26 |
1303 |
0 |
0 |
0 |
| T40 |
0 |
319 |
0 |
0 |
| T41 |
1168 |
0 |
0 |
0 |
| T42 |
0 |
325 |
0 |
0 |
| T60 |
5259 |
0 |
0 |
0 |
| T78 |
0 |
262 |
0 |
0 |
| T79 |
0 |
552 |
0 |
0 |
| T80 |
0 |
9 |
0 |
0 |