Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T13 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T40,T78 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
12842 |
0 |
0 |
T6 |
5969 |
24 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
72 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
T79 |
0 |
27 |
0 |
0 |
T81 |
0 |
6 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
166100 |
0 |
0 |
T6 |
5969 |
220 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
10 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
T15 |
0 |
583 |
0 |
0 |
T25 |
0 |
336 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T42 |
0 |
71 |
0 |
0 |
T50 |
0 |
7 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
148 |
0 |
0 |
T79 |
0 |
359 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
12842 |
0 |
0 |
T6 |
5969 |
24 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
72 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
T79 |
0 |
27 |
0 |
0 |
T81 |
0 |
6 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
166100 |
0 |
0 |
T6 |
5969 |
220 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
10 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
T15 |
0 |
583 |
0 |
0 |
T25 |
0 |
336 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T42 |
0 |
71 |
0 |
0 |
T50 |
0 |
7 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
148 |
0 |
0 |
T79 |
0 |
359 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
3257 |
0 |
0 |
T7 |
2608 |
2 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
0 |
0 |
0 |
T14 |
812 |
1 |
0 |
0 |
T15 |
0 |
12 |
0 |
0 |
T16 |
0 |
48 |
0 |
0 |
T23 |
0 |
90 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
12842 |
0 |
0 |
T6 |
5969 |
24 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T15 |
0 |
72 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
11 |
0 |
0 |
T79 |
0 |
27 |
0 |
0 |
T81 |
0 |
6 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4835390 |
166100 |
0 |
0 |
T6 |
5969 |
220 |
0 |
0 |
T7 |
2608 |
0 |
0 |
0 |
T8 |
852 |
0 |
0 |
0 |
T9 |
346 |
0 |
0 |
0 |
T10 |
213 |
0 |
0 |
0 |
T11 |
196 |
0 |
0 |
0 |
T13 |
406 |
10 |
0 |
0 |
T14 |
0 |
16 |
0 |
0 |
T15 |
0 |
583 |
0 |
0 |
T25 |
0 |
336 |
0 |
0 |
T26 |
689 |
0 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T41 |
430 |
0 |
0 |
0 |
T42 |
0 |
71 |
0 |
0 |
T50 |
0 |
7 |
0 |
0 |
T60 |
399 |
0 |
0 |
0 |
T78 |
0 |
148 |
0 |
0 |
T79 |
0 |
359 |
0 |
0 |