Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T13,T21 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
12686 |
0 |
0 |
T2 |
451 |
1 |
0 |
0 |
T3 |
1900 |
8 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
8 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
22 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
20 |
0 |
0 |
T13 |
53532 |
177 |
0 |
0 |
T23 |
0 |
29 |
0 |
0 |
T79 |
0 |
5 |
0 |
0 |
T80 |
0 |
10 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
145027 |
0 |
0 |
T2 |
451 |
15 |
0 |
0 |
T3 |
1900 |
79 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
88 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
182 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
247 |
0 |
0 |
T13 |
53532 |
1683 |
0 |
0 |
T23 |
0 |
266 |
0 |
0 |
T79 |
0 |
62 |
0 |
0 |
T80 |
0 |
76 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
12686 |
0 |
0 |
T2 |
451 |
1 |
0 |
0 |
T3 |
1900 |
8 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
8 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
22 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
20 |
0 |
0 |
T13 |
53532 |
177 |
0 |
0 |
T23 |
0 |
29 |
0 |
0 |
T79 |
0 |
5 |
0 |
0 |
T80 |
0 |
10 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
145027 |
0 |
0 |
T2 |
451 |
15 |
0 |
0 |
T3 |
1900 |
79 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
88 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
182 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
247 |
0 |
0 |
T13 |
53532 |
1683 |
0 |
0 |
T23 |
0 |
266 |
0 |
0 |
T79 |
0 |
62 |
0 |
0 |
T80 |
0 |
76 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
2958 |
0 |
0 |
T2 |
451 |
1 |
0 |
0 |
T3 |
1900 |
0 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
0 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
0 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
17 |
0 |
0 |
T13 |
53532 |
81 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T21 |
0 |
14 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
12686 |
0 |
0 |
T2 |
451 |
1 |
0 |
0 |
T3 |
1900 |
8 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
8 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
22 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
20 |
0 |
0 |
T13 |
53532 |
177 |
0 |
0 |
T23 |
0 |
29 |
0 |
0 |
T79 |
0 |
5 |
0 |
0 |
T80 |
0 |
10 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4371237 |
145027 |
0 |
0 |
T2 |
451 |
15 |
0 |
0 |
T3 |
1900 |
79 |
0 |
0 |
T4 |
355 |
0 |
0 |
0 |
T5 |
277 |
0 |
0 |
0 |
T6 |
2006 |
88 |
0 |
0 |
T7 |
1127 |
0 |
0 |
0 |
T8 |
6058 |
182 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
11111 |
247 |
0 |
0 |
T13 |
53532 |
1683 |
0 |
0 |
T23 |
0 |
266 |
0 |
0 |
T79 |
0 |
62 |
0 |
0 |
T80 |
0 |
76 |
0 |
0 |
T81 |
0 |
14 |
0 |
0 |