Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T7,T8 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
12162 |
0 |
0 |
T4 |
284 |
1 |
0 |
0 |
T5 |
361 |
0 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
19 |
0 |
0 |
T8 |
217397 |
303 |
0 |
0 |
T9 |
320 |
0 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
6 |
0 |
0 |
T14 |
0 |
30 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
15 |
0 |
0 |
T62 |
1744 |
9 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
0 |
10 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
147003 |
0 |
0 |
T4 |
284 |
9 |
0 |
0 |
T5 |
361 |
18 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
317 |
0 |
0 |
T8 |
217397 |
6100 |
0 |
0 |
T9 |
320 |
16 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
53 |
0 |
0 |
T14 |
0 |
250 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
48 |
0 |
0 |
T62 |
1744 |
69 |
0 |
0 |
T72 |
0 |
60 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
12162 |
0 |
0 |
T4 |
284 |
1 |
0 |
0 |
T5 |
361 |
0 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
19 |
0 |
0 |
T8 |
217397 |
303 |
0 |
0 |
T9 |
320 |
0 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
6 |
0 |
0 |
T14 |
0 |
30 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
15 |
0 |
0 |
T62 |
1744 |
9 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
0 |
10 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
147003 |
0 |
0 |
T4 |
284 |
9 |
0 |
0 |
T5 |
361 |
18 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
317 |
0 |
0 |
T8 |
217397 |
6100 |
0 |
0 |
T9 |
320 |
16 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
53 |
0 |
0 |
T14 |
0 |
250 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
48 |
0 |
0 |
T62 |
1744 |
69 |
0 |
0 |
T72 |
0 |
60 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
2726 |
0 |
0 |
T7 |
8423 |
6 |
0 |
0 |
T8 |
217397 |
135 |
0 |
0 |
T9 |
320 |
0 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
0 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T21 |
0 |
34 |
0 |
0 |
T22 |
0 |
50 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T36 |
417 |
0 |
0 |
0 |
T38 |
0 |
8 |
0 |
0 |
T56 |
663 |
0 |
0 |
0 |
T62 |
1744 |
5 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
477 |
0 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
12162 |
0 |
0 |
T4 |
284 |
1 |
0 |
0 |
T5 |
361 |
0 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
19 |
0 |
0 |
T8 |
217397 |
303 |
0 |
0 |
T9 |
320 |
0 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
6 |
0 |
0 |
T14 |
0 |
30 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
6 |
0 |
0 |
T38 |
0 |
15 |
0 |
0 |
T62 |
1744 |
9 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
0 |
10 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4352876 |
147003 |
0 |
0 |
T4 |
284 |
9 |
0 |
0 |
T5 |
361 |
18 |
0 |
0 |
T6 |
591 |
0 |
0 |
0 |
T7 |
8423 |
317 |
0 |
0 |
T8 |
217397 |
6100 |
0 |
0 |
T9 |
320 |
16 |
0 |
0 |
T10 |
404 |
0 |
0 |
0 |
T13 |
2176 |
53 |
0 |
0 |
T14 |
0 |
250 |
0 |
0 |
T35 |
408 |
0 |
0 |
0 |
T37 |
0 |
48 |
0 |
0 |
T62 |
1744 |
69 |
0 |
0 |
T72 |
0 |
60 |
0 |
0 |