Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T13,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
5600 |
0 |
0 |
| T4 |
2217 |
1 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
1 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
21 |
0 |
0 |
| T13 |
0 |
46 |
0 |
0 |
| T14 |
0 |
11 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
20 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
10 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
241126 |
0 |
0 |
| T4 |
2217 |
12 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
207 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
1268 |
0 |
0 |
| T13 |
0 |
2712 |
0 |
0 |
| T14 |
0 |
407 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
538 |
0 |
0 |
| T37 |
0 |
31 |
0 |
0 |
| T38 |
0 |
216 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
25 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
9555244 |
0 |
0 |
| T3 |
1561 |
960 |
0 |
0 |
| T4 |
2217 |
1326 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
150 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
25159 |
0 |
0 |
| T13 |
0 |
113161 |
0 |
0 |
| T14 |
0 |
27956 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T37 |
0 |
2057 |
0 |
0 |
| T38 |
0 |
13858 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T44 |
0 |
917 |
0 |
0 |
| T86 |
0 |
3130 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
241119 |
0 |
0 |
| T4 |
2217 |
12 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
207 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
1268 |
0 |
0 |
| T13 |
0 |
2714 |
0 |
0 |
| T14 |
0 |
407 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
538 |
0 |
0 |
| T37 |
0 |
31 |
0 |
0 |
| T38 |
0 |
216 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
25 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
5600 |
0 |
0 |
| T4 |
2217 |
1 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
1 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
21 |
0 |
0 |
| T13 |
0 |
46 |
0 |
0 |
| T14 |
0 |
11 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
20 |
0 |
0 |
| T37 |
0 |
2 |
0 |
0 |
| T38 |
0 |
10 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
2 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
241126 |
0 |
0 |
| T4 |
2217 |
12 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
207 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
1268 |
0 |
0 |
| T13 |
0 |
2712 |
0 |
0 |
| T14 |
0 |
407 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
538 |
0 |
0 |
| T37 |
0 |
31 |
0 |
0 |
| T38 |
0 |
216 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
25 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
9555244 |
0 |
0 |
| T3 |
1561 |
960 |
0 |
0 |
| T4 |
2217 |
1326 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
150 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
25159 |
0 |
0 |
| T13 |
0 |
113161 |
0 |
0 |
| T14 |
0 |
27956 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T37 |
0 |
2057 |
0 |
0 |
| T38 |
0 |
13858 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T44 |
0 |
917 |
0 |
0 |
| T86 |
0 |
3130 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23153058 |
241119 |
0 |
0 |
| T4 |
2217 |
12 |
0 |
0 |
| T5 |
5383 |
0 |
0 |
0 |
| T6 |
3054 |
207 |
0 |
0 |
| T7 |
845 |
0 |
0 |
0 |
| T8 |
15467 |
0 |
0 |
0 |
| T9 |
1288 |
0 |
0 |
0 |
| T10 |
15818 |
0 |
0 |
0 |
| T11 |
0 |
1268 |
0 |
0 |
| T13 |
0 |
2714 |
0 |
0 |
| T14 |
0 |
407 |
0 |
0 |
| T18 |
2820 |
0 |
0 |
0 |
| T22 |
1485 |
0 |
0 |
0 |
| T25 |
0 |
538 |
0 |
0 |
| T37 |
0 |
31 |
0 |
0 |
| T38 |
0 |
216 |
0 |
0 |
| T41 |
15189 |
0 |
0 |
0 |
| T64 |
0 |
25 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |