Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T14,T24 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
5647 |
0 |
0 |
T4 |
2529 |
1 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
1 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
20 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
9 |
0 |
0 |
T14 |
0 |
24 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T26 |
18817 |
18 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
240851 |
0 |
0 |
T4 |
2529 |
12 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
12 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
513 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
553 |
0 |
0 |
T14 |
0 |
1275 |
0 |
0 |
T24 |
0 |
970 |
0 |
0 |
T26 |
18817 |
450 |
0 |
0 |
T38 |
0 |
219 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
394 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
9385705 |
0 |
0 |
T4 |
2529 |
1637 |
0 |
0 |
T5 |
1550 |
448 |
0 |
0 |
T6 |
1789 |
1256 |
0 |
0 |
T7 |
17825 |
8074 |
0 |
0 |
T8 |
55026 |
22434 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
50574 |
0 |
0 |
T26 |
18817 |
8495 |
0 |
0 |
T38 |
0 |
3279 |
0 |
0 |
T41 |
17721 |
10472 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T83 |
0 |
1286 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
240864 |
0 |
0 |
T4 |
2529 |
12 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
12 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
513 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
553 |
0 |
0 |
T14 |
0 |
1275 |
0 |
0 |
T24 |
0 |
970 |
0 |
0 |
T26 |
18817 |
450 |
0 |
0 |
T38 |
0 |
219 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
394 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
5647 |
0 |
0 |
T4 |
2529 |
1 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
1 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
20 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
9 |
0 |
0 |
T14 |
0 |
24 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T26 |
18817 |
18 |
0 |
0 |
T38 |
0 |
9 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
240851 |
0 |
0 |
T4 |
2529 |
12 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
12 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
513 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
553 |
0 |
0 |
T14 |
0 |
1275 |
0 |
0 |
T24 |
0 |
970 |
0 |
0 |
T26 |
18817 |
450 |
0 |
0 |
T38 |
0 |
219 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
394 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
9385705 |
0 |
0 |
T4 |
2529 |
1637 |
0 |
0 |
T5 |
1550 |
448 |
0 |
0 |
T6 |
1789 |
1256 |
0 |
0 |
T7 |
17825 |
8074 |
0 |
0 |
T8 |
55026 |
22434 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
50574 |
0 |
0 |
T26 |
18817 |
8495 |
0 |
0 |
T38 |
0 |
3279 |
0 |
0 |
T41 |
17721 |
10472 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T83 |
0 |
1286 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22531825 |
240864 |
0 |
0 |
T4 |
2529 |
12 |
0 |
0 |
T5 |
1550 |
0 |
0 |
0 |
T6 |
1789 |
12 |
0 |
0 |
T7 |
17825 |
0 |
0 |
0 |
T8 |
55026 |
513 |
0 |
0 |
T9 |
2730 |
0 |
0 |
0 |
T10 |
15374 |
0 |
0 |
0 |
T13 |
0 |
553 |
0 |
0 |
T14 |
0 |
1275 |
0 |
0 |
T24 |
0 |
970 |
0 |
0 |
T26 |
18817 |
450 |
0 |
0 |
T38 |
0 |
219 |
0 |
0 |
T41 |
17721 |
0 |
0 |
0 |
T42 |
4159 |
0 |
0 |
0 |
T47 |
0 |
394 |
0 |
0 |
T82 |
0 |
13 |
0 |
0 |