Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_count
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.96 97.96

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_count_0/rtl/prim_count.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_esc_rx.u_prim_count 97.96 97.96



Module Instance : tb.dut.u_esc_rx.u_prim_count

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.96 97.96


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.96 97.96


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_esc_rx


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_count
TotalCoveredPercent
Totals 7 6 85.71
Total Bits 98 96 97.96
Total Bits 0->1 49 48 97.96
Total Bits 1->0 49 48 97.96

Ports 7 6 85.71
Port Bits 98 96 97.96
Port Bits 0->1 49 48 97.96
Port Bits 1->0 49 48 97.96

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clr_i Unreachable Unreachable Unreachable INPUT
set_i No No No INPUT
set_cnt_i[21:0] Unreachable Unreachable Unreachable INPUT
incr_en_i Yes Yes T18,T19,T25 Yes T18,T19,T25 INPUT
decr_en_i Unreachable Unreachable Unreachable INPUT
step_i[21:0] Unreachable Unreachable Unreachable INPUT
commit_i Unreachable Unreachable Unreachable INPUT
cnt_o[21:0] Yes Yes T18,T19,T25 Yes T18,T19,T25 OUTPUT
cnt_after_commit_o[21:0] Yes Yes T18,T19,T25 Yes T18,T19,T25 OUTPUT
err_o Yes Yes T17,T18,T19 Yes T17,T18,T19 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%