Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T3,T28,T41 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
13713 |
0 |
0 |
| T2 |
6168 |
25 |
0 |
0 |
| T3 |
270 |
0 |
0 |
0 |
| T4 |
1080 |
3 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
2 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
26 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
24 |
0 |
0 |
| T26 |
0 |
21 |
0 |
0 |
| T28 |
0 |
21 |
0 |
0 |
| T40 |
0 |
23 |
0 |
0 |
| T41 |
0 |
32 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
166549 |
0 |
0 |
| T2 |
6168 |
203 |
0 |
0 |
| T3 |
270 |
8 |
0 |
0 |
| T4 |
1080 |
23 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
20 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
207 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
194 |
0 |
0 |
| T28 |
0 |
352 |
0 |
0 |
| T40 |
0 |
302 |
0 |
0 |
| T41 |
0 |
319 |
0 |
0 |
| T76 |
0 |
8 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
13713 |
0 |
0 |
| T2 |
6168 |
25 |
0 |
0 |
| T3 |
270 |
0 |
0 |
0 |
| T4 |
1080 |
3 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
2 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
26 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
24 |
0 |
0 |
| T26 |
0 |
21 |
0 |
0 |
| T28 |
0 |
21 |
0 |
0 |
| T40 |
0 |
23 |
0 |
0 |
| T41 |
0 |
32 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
166549 |
0 |
0 |
| T2 |
6168 |
203 |
0 |
0 |
| T3 |
270 |
8 |
0 |
0 |
| T4 |
1080 |
23 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
20 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
207 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
194 |
0 |
0 |
| T28 |
0 |
352 |
0 |
0 |
| T40 |
0 |
302 |
0 |
0 |
| T41 |
0 |
319 |
0 |
0 |
| T76 |
0 |
8 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
3335 |
0 |
0 |
| T7 |
167 |
2 |
0 |
0 |
| T8 |
792 |
0 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
0 |
0 |
0 |
| T13 |
738 |
0 |
0 |
0 |
| T15 |
730 |
1 |
0 |
0 |
| T16 |
596 |
4 |
0 |
0 |
| T21 |
5894 |
0 |
0 |
0 |
| T22 |
0 |
53 |
0 |
0 |
| T23 |
0 |
53 |
0 |
0 |
| T28 |
11083 |
3 |
0 |
0 |
| T40 |
9566 |
0 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T77 |
0 |
3 |
0 |
0 |
| T78 |
0 |
20 |
0 |
0 |
| T79 |
0 |
5 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
13713 |
0 |
0 |
| T2 |
6168 |
25 |
0 |
0 |
| T3 |
270 |
0 |
0 |
0 |
| T4 |
1080 |
3 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
2 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
26 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
24 |
0 |
0 |
| T26 |
0 |
21 |
0 |
0 |
| T28 |
0 |
21 |
0 |
0 |
| T40 |
0 |
23 |
0 |
0 |
| T41 |
0 |
32 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4812997 |
166549 |
0 |
0 |
| T2 |
6168 |
203 |
0 |
0 |
| T3 |
270 |
8 |
0 |
0 |
| T4 |
1080 |
23 |
0 |
0 |
| T5 |
374 |
0 |
0 |
0 |
| T6 |
274 |
0 |
0 |
0 |
| T7 |
167 |
0 |
0 |
0 |
| T8 |
792 |
20 |
0 |
0 |
| T9 |
597 |
0 |
0 |
0 |
| T10 |
5174 |
207 |
0 |
0 |
| T15 |
730 |
0 |
0 |
0 |
| T21 |
0 |
194 |
0 |
0 |
| T28 |
0 |
352 |
0 |
0 |
| T40 |
0 |
302 |
0 |
0 |
| T41 |
0 |
319 |
0 |
0 |
| T76 |
0 |
8 |
0 |
0 |