Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_pulse_sync
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_cdc.u_slow_cdc_sync 100.00 100.00 100.00 100.00 100.00
tb.dut.u_cdc.u_scdc_sync 100.00 100.00 100.00 100.00 100.00



Module Instance : tb.dut.u_cdc.u_slow_cdc_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
prim_flop_2sync 100.00 100.00 100.00



Module Instance : tb.dut.u_cdc.u_scdc_sync

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 100.00 u_cdc


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
prim_flop_2sync 100.00 100.00 100.00

Line Coverage for Module : prim_pulse_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS3133100.00
CONT_ASSIGN4900
CONT_ASSIGN5200
ALWAYS5500
ALWAYS8933100.00
CONT_ASSIGN9711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
31 1 1
32 1 1
34 1 1
49 unreachable
52 unreachable
55 unreachable
56 unreachable
58 unreachable
89 1 1
90 1 1
92 1 1
97 1 1


Cond Coverage for Module : prim_pulse_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

Branch Coverage for Module : prim_pulse_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 31 2 2 100.00
IF 89 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 31 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 89 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_pulse_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 28583365 82121 0 0
SrcPulseCheck_M 28583365 82237 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 28583365 82121 0 0
T3 9504 32 0 0
T4 2543 0 0 0
T5 24479 100 0 0
T6 3100 0 0 0
T7 238234 958 0 0
T8 8621 24 0 0
T9 482947 1974 0 0
T10 3258 0 0 0
T11 16317 0 0 0
T14 3511 20 0 0
T23 0 22 0 0
T35 0 100 0 0
T39 0 6 0 0
T64 0 34 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 28583365 82237 0 0
T3 9504 32 0 0
T4 2543 0 0 0
T5 24479 100 0 0
T6 3100 0 0 0
T7 238234 958 0 0
T8 8621 24 0 0
T9 482947 1974 0 0
T10 3258 0 0 0
T11 16317 0 0 0
T14 3511 20 0 0
T23 0 22 0 0
T35 0 100 0 0
T39 0 6 0 0
T64 0 34 0 0

Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS3133100.00
CONT_ASSIGN4900
CONT_ASSIGN5200
ALWAYS5500
ALWAYS8933100.00
CONT_ASSIGN9711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
31 1 1
32 1 1
34 1 1
49 unreachable
52 unreachable
55 unreachable
56 unreachable
58 unreachable
89 1 1
90 1 1
92 1 1
97 1 1


Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 31 2 2 100.00
IF 89 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 31 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 89 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 4658463 41064 0 0
SrcPulseCheck_M 23924902 41159 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4658463 41064 0 0
T3 2464 16 0 0
T4 232 0 0 0
T5 6895 50 0 0
T6 634 0 0 0
T7 37181 479 0 0
T8 2339 12 0 0
T9 121241 987 0 0
T10 296 0 0 0
T11 1332 0 0 0
T14 2055 10 0 0
T23 0 11 0 0
T35 0 50 0 0
T39 0 3 0 0
T64 0 17 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 23924902 41159 0 0
T3 7040 16 0 0
T4 2311 0 0 0
T5 17584 50 0 0
T6 2466 0 0 0
T7 201053 479 0 0
T8 6282 12 0 0
T9 361706 987 0 0
T10 2962 0 0 0
T11 14985 0 0 0
T14 1456 10 0 0
T23 0 11 0 0
T35 0 50 0 0
T39 0 3 0 0
T64 0 17 0 0

Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Line No.TotalCoveredPercent
TOTAL77100.00
ALWAYS3133100.00
CONT_ASSIGN4900
CONT_ASSIGN5200
ALWAYS5500
ALWAYS8933100.00
CONT_ASSIGN9711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
31 1 1
32 1 1
34 1 1
49 unreachable
52 unreachable
55 unreachable
56 unreachable
58 unreachable
89 1 1
90 1 1
92 1 1
97 1 1


Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (src_level ^ src_pulse_i)
             ----1----   -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

 LINE       97
 EXPRESSION (dst_level_q ^ dst_level)
             -----1-----   ----2----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT3,T5,T7
10CoveredT3,T5,T7
11CoveredT3,T5,T7

Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Line No.TotalCoveredPercent
Branches 4 4 100.00
IF 31 2 2 100.00
IF 89 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 31 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 89 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DstPulseCheck_A 23924902 41057 0 0
SrcPulseCheck_M 4658463 41078 0 0


DstPulseCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23924902 41057 0 0
T3 7040 16 0 0
T4 2311 0 0 0
T5 17584 50 0 0
T6 2466 0 0 0
T7 201053 479 0 0
T8 6282 12 0 0
T9 361706 987 0 0
T10 2962 0 0 0
T11 14985 0 0 0
T14 1456 10 0 0
T23 0 11 0 0
T35 0 50 0 0
T39 0 3 0 0
T64 0 17 0 0

SrcPulseCheck_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 4658463 41078 0 0
T3 2464 16 0 0
T4 232 0 0 0
T5 6895 50 0 0
T6 634 0 0 0
T7 37181 479 0 0
T8 2339 12 0 0
T9 121241 987 0 0
T10 296 0 0 0
T11 1332 0 0 0
T14 2055 10 0 0
T23 0 11 0 0
T35 0 50 0 0
T39 0 3 0 0
T64 0 17 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%