Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T10,T14,T15 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
6095 |
0 |
0 |
T1 |
1069 |
1 |
0 |
0 |
T2 |
2456 |
1 |
0 |
0 |
T3 |
50609 |
21 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
11 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
3 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T15 |
0 |
83 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
262894 |
0 |
0 |
T1 |
1069 |
14 |
0 |
0 |
T2 |
2456 |
12 |
0 |
0 |
T3 |
50609 |
995 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
322 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
318 |
0 |
0 |
T14 |
0 |
2014 |
0 |
0 |
T15 |
0 |
3572 |
0 |
0 |
T36 |
0 |
1267 |
0 |
0 |
T38 |
0 |
558 |
0 |
0 |
T70 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
10584511 |
0 |
0 |
T1 |
1069 |
777 |
0 |
0 |
T2 |
2456 |
1547 |
0 |
0 |
T3 |
50609 |
23800 |
0 |
0 |
T4 |
9062 |
3991 |
0 |
0 |
T5 |
42226 |
14850 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
6104 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
334 |
0 |
0 |
T14 |
0 |
194565 |
0 |
0 |
T15 |
0 |
162188 |
0 |
0 |
T36 |
0 |
26549 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
262860 |
0 |
0 |
T1 |
1069 |
14 |
0 |
0 |
T2 |
2456 |
12 |
0 |
0 |
T3 |
50609 |
995 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
322 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
318 |
0 |
0 |
T14 |
0 |
2014 |
0 |
0 |
T15 |
0 |
3572 |
0 |
0 |
T36 |
0 |
1267 |
0 |
0 |
T38 |
0 |
558 |
0 |
0 |
T70 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
6095 |
0 |
0 |
T1 |
1069 |
1 |
0 |
0 |
T2 |
2456 |
1 |
0 |
0 |
T3 |
50609 |
21 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
11 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
3 |
0 |
0 |
T14 |
0 |
70 |
0 |
0 |
T15 |
0 |
83 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
262894 |
0 |
0 |
T1 |
1069 |
14 |
0 |
0 |
T2 |
2456 |
12 |
0 |
0 |
T3 |
50609 |
995 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
322 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
318 |
0 |
0 |
T14 |
0 |
2014 |
0 |
0 |
T15 |
0 |
3572 |
0 |
0 |
T36 |
0 |
1267 |
0 |
0 |
T38 |
0 |
558 |
0 |
0 |
T70 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
10584511 |
0 |
0 |
T1 |
1069 |
777 |
0 |
0 |
T2 |
2456 |
1547 |
0 |
0 |
T3 |
50609 |
23800 |
0 |
0 |
T4 |
9062 |
3991 |
0 |
0 |
T5 |
42226 |
14850 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
6104 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
334 |
0 |
0 |
T14 |
0 |
194565 |
0 |
0 |
T15 |
0 |
162188 |
0 |
0 |
T36 |
0 |
26549 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25365534 |
262860 |
0 |
0 |
T1 |
1069 |
14 |
0 |
0 |
T2 |
2456 |
12 |
0 |
0 |
T3 |
50609 |
995 |
0 |
0 |
T4 |
9062 |
0 |
0 |
0 |
T5 |
42226 |
322 |
0 |
0 |
T6 |
1908 |
0 |
0 |
0 |
T7 |
1348 |
0 |
0 |
0 |
T8 |
13423 |
0 |
0 |
0 |
T9 |
1534 |
0 |
0 |
0 |
T10 |
2073 |
318 |
0 |
0 |
T14 |
0 |
2014 |
0 |
0 |
T15 |
0 |
3572 |
0 |
0 |
T36 |
0 |
1267 |
0 |
0 |
T38 |
0 |
558 |
0 |
0 |
T70 |
0 |
11 |
0 |
0 |