Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T8,T18 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
14800 |
0 |
0 |
T1 |
1966 |
5 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
6 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
35 |
0 |
0 |
T7 |
856 |
2 |
0 |
0 |
T8 |
489 |
0 |
0 |
0 |
T9 |
425 |
1 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
235 |
0 |
0 |
T19 |
0 |
54 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
222 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
165874 |
0 |
0 |
T1 |
1966 |
48 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
48 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
295 |
0 |
0 |
T7 |
856 |
16 |
0 |
0 |
T8 |
489 |
39 |
0 |
0 |
T9 |
425 |
12 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
3983 |
0 |
0 |
T19 |
0 |
833 |
0 |
0 |
T22 |
0 |
2548 |
0 |
0 |
T32 |
0 |
201 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
14800 |
0 |
0 |
T1 |
1966 |
5 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
6 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
35 |
0 |
0 |
T7 |
856 |
2 |
0 |
0 |
T8 |
489 |
0 |
0 |
0 |
T9 |
425 |
1 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
235 |
0 |
0 |
T19 |
0 |
54 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
222 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
165874 |
0 |
0 |
T1 |
1966 |
48 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
48 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
295 |
0 |
0 |
T7 |
856 |
16 |
0 |
0 |
T8 |
489 |
39 |
0 |
0 |
T9 |
425 |
12 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
3983 |
0 |
0 |
T19 |
0 |
833 |
0 |
0 |
T22 |
0 |
2548 |
0 |
0 |
T32 |
0 |
201 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
3790 |
0 |
0 |
T4 |
1901 |
1 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
12 |
0 |
0 |
T7 |
856 |
0 |
0 |
0 |
T8 |
489 |
1 |
0 |
0 |
T9 |
425 |
1 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T14 |
196 |
1 |
0 |
0 |
T18 |
129198 |
98 |
0 |
0 |
T19 |
0 |
23 |
0 |
0 |
T22 |
0 |
82 |
0 |
0 |
T29 |
605 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T33 |
0 |
83 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
14800 |
0 |
0 |
T1 |
1966 |
5 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
6 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
35 |
0 |
0 |
T7 |
856 |
2 |
0 |
0 |
T8 |
489 |
0 |
0 |
0 |
T9 |
425 |
1 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
235 |
0 |
0 |
T19 |
0 |
54 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
222 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995780 |
165874 |
0 |
0 |
T1 |
1966 |
48 |
0 |
0 |
T2 |
490 |
0 |
0 |
0 |
T3 |
845 |
0 |
0 |
0 |
T4 |
1901 |
48 |
0 |
0 |
T5 |
153 |
0 |
0 |
0 |
T6 |
8757 |
295 |
0 |
0 |
T7 |
856 |
16 |
0 |
0 |
T8 |
489 |
39 |
0 |
0 |
T9 |
425 |
12 |
0 |
0 |
T10 |
2218 |
0 |
0 |
0 |
T18 |
0 |
3983 |
0 |
0 |
T19 |
0 |
833 |
0 |
0 |
T22 |
0 |
2548 |
0 |
0 |
T32 |
0 |
201 |
0 |
0 |