Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T6,T9 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T9,T38 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
13492 |
0 |
0 |
| T2 |
2165 |
10 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
5 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
55 |
0 |
0 |
| T10 |
2159 |
9 |
0 |
0 |
| T14 |
0 |
3 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
24 |
0 |
0 |
| T39 |
0 |
7 |
0 |
0 |
| T40 |
0 |
16 |
0 |
0 |
| T63 |
0 |
9 |
0 |
0 |
| T64 |
0 |
13 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
176179 |
0 |
0 |
| T2 |
2165 |
82 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
82 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
447 |
0 |
0 |
| T10 |
2159 |
83 |
0 |
0 |
| T14 |
0 |
31 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
316 |
0 |
0 |
| T39 |
0 |
57 |
0 |
0 |
| T40 |
0 |
547 |
0 |
0 |
| T63 |
0 |
195 |
0 |
0 |
| T64 |
0 |
107 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
13492 |
0 |
0 |
| T2 |
2165 |
10 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
5 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
55 |
0 |
0 |
| T10 |
2159 |
9 |
0 |
0 |
| T14 |
0 |
3 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
24 |
0 |
0 |
| T39 |
0 |
7 |
0 |
0 |
| T40 |
0 |
16 |
0 |
0 |
| T63 |
0 |
9 |
0 |
0 |
| T64 |
0 |
13 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
176179 |
0 |
0 |
| T2 |
2165 |
82 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
82 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
447 |
0 |
0 |
| T10 |
2159 |
83 |
0 |
0 |
| T14 |
0 |
31 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
316 |
0 |
0 |
| T39 |
0 |
57 |
0 |
0 |
| T40 |
0 |
547 |
0 |
0 |
| T63 |
0 |
195 |
0 |
0 |
| T64 |
0 |
107 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
3341 |
0 |
0 |
| T2 |
2165 |
4 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
0 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
14 |
0 |
0 |
| T10 |
2159 |
0 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T22 |
0 |
53 |
0 |
0 |
| T35 |
0 |
1 |
0 |
0 |
| T40 |
0 |
15 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
13492 |
0 |
0 |
| T2 |
2165 |
10 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
5 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
55 |
0 |
0 |
| T10 |
2159 |
9 |
0 |
0 |
| T14 |
0 |
3 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
24 |
0 |
0 |
| T39 |
0 |
7 |
0 |
0 |
| T40 |
0 |
16 |
0 |
0 |
| T63 |
0 |
9 |
0 |
0 |
| T64 |
0 |
13 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5070637 |
176179 |
0 |
0 |
| T2 |
2165 |
82 |
0 |
0 |
| T3 |
454 |
0 |
0 |
0 |
| T4 |
847 |
0 |
0 |
0 |
| T5 |
1290 |
0 |
0 |
0 |
| T6 |
1348 |
82 |
0 |
0 |
| T7 |
371 |
0 |
0 |
0 |
| T8 |
402 |
0 |
0 |
0 |
| T9 |
15112 |
447 |
0 |
0 |
| T10 |
2159 |
83 |
0 |
0 |
| T14 |
0 |
31 |
0 |
0 |
| T16 |
293 |
0 |
0 |
0 |
| T38 |
0 |
316 |
0 |
0 |
| T39 |
0 |
57 |
0 |
0 |
| T40 |
0 |
547 |
0 |
0 |
| T63 |
0 |
195 |
0 |
0 |
| T64 |
0 |
107 |
0 |
0 |