Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T6,T7 |
1 | 1 | Covered | T2,T4,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27030453 |
83104 |
0 |
0 |
T2 |
21231 |
40 |
0 |
0 |
T3 |
6652 |
0 |
0 |
0 |
T4 |
5408 |
22 |
0 |
0 |
T5 |
5642 |
0 |
0 |
0 |
T6 |
5305 |
18 |
0 |
0 |
T7 |
3381 |
16 |
0 |
0 |
T8 |
1573 |
0 |
0 |
0 |
T9 |
155329 |
322 |
0 |
0 |
T10 |
12355 |
34 |
0 |
0 |
T14 |
0 |
82 |
0 |
0 |
T16 |
1958 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
100 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27030453 |
83232 |
0 |
0 |
T2 |
21231 |
40 |
0 |
0 |
T3 |
6652 |
0 |
0 |
0 |
T4 |
5408 |
22 |
0 |
0 |
T5 |
5642 |
0 |
0 |
0 |
T6 |
5305 |
18 |
0 |
0 |
T7 |
3381 |
16 |
0 |
0 |
T8 |
1573 |
0 |
0 |
0 |
T9 |
155329 |
322 |
0 |
0 |
T10 |
12355 |
34 |
0 |
0 |
T14 |
0 |
82 |
0 |
0 |
T16 |
1958 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T6,T7 |
1 | 1 | Covered | T2,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5070637 |
41557 |
0 |
0 |
T2 |
2165 |
20 |
0 |
0 |
T3 |
454 |
0 |
0 |
0 |
T4 |
847 |
11 |
0 |
0 |
T5 |
1290 |
0 |
0 |
0 |
T6 |
1348 |
9 |
0 |
0 |
T7 |
371 |
8 |
0 |
0 |
T8 |
402 |
0 |
0 |
0 |
T9 |
15112 |
161 |
0 |
0 |
T10 |
2159 |
17 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T16 |
293 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21959816 |
41654 |
0 |
0 |
T2 |
19066 |
20 |
0 |
0 |
T3 |
6198 |
0 |
0 |
0 |
T4 |
4561 |
11 |
0 |
0 |
T5 |
4352 |
0 |
0 |
0 |
T6 |
3957 |
9 |
0 |
0 |
T7 |
3010 |
8 |
0 |
0 |
T8 |
1171 |
0 |
0 |
0 |
T9 |
140217 |
161 |
0 |
0 |
T10 |
10196 |
17 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T16 |
1665 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T4,T6 |
1 | 1 | Covered | T2,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T2,T6,T7 |
1 | 1 | Covered | T2,T4,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21959816 |
41547 |
0 |
0 |
T2 |
19066 |
20 |
0 |
0 |
T3 |
6198 |
0 |
0 |
0 |
T4 |
4561 |
11 |
0 |
0 |
T5 |
4352 |
0 |
0 |
0 |
T6 |
3957 |
9 |
0 |
0 |
T7 |
3010 |
8 |
0 |
0 |
T8 |
1171 |
0 |
0 |
0 |
T9 |
140217 |
161 |
0 |
0 |
T10 |
10196 |
17 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T16 |
1665 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5070637 |
41578 |
0 |
0 |
T2 |
2165 |
20 |
0 |
0 |
T3 |
454 |
0 |
0 |
0 |
T4 |
847 |
11 |
0 |
0 |
T5 |
1290 |
0 |
0 |
0 |
T6 |
1348 |
9 |
0 |
0 |
T7 |
371 |
8 |
0 |
0 |
T8 |
402 |
0 |
0 |
0 |
T9 |
15112 |
161 |
0 |
0 |
T10 |
2159 |
17 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T16 |
293 |
0 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
50 |
0 |
0 |