Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T26,T48 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
12386 |
0 |
0 |
T3 |
2091 |
12 |
0 |
0 |
T4 |
1985 |
1 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
1 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
9 |
0 |
0 |
T9 |
2473 |
9 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
1 |
0 |
0 |
T26 |
6027 |
25 |
0 |
0 |
T27 |
0 |
29 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
151351 |
0 |
0 |
T3 |
2091 |
113 |
0 |
0 |
T4 |
1985 |
31 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
32 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
83 |
0 |
0 |
T9 |
2473 |
152 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
9 |
0 |
0 |
T26 |
6027 |
204 |
0 |
0 |
T29 |
0 |
65 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
12386 |
0 |
0 |
T3 |
2091 |
12 |
0 |
0 |
T4 |
1985 |
1 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
1 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
9 |
0 |
0 |
T9 |
2473 |
9 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
1 |
0 |
0 |
T26 |
6027 |
25 |
0 |
0 |
T27 |
0 |
29 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
151351 |
0 |
0 |
T3 |
2091 |
113 |
0 |
0 |
T4 |
1985 |
31 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
32 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
83 |
0 |
0 |
T9 |
2473 |
152 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
9 |
0 |
0 |
T26 |
6027 |
204 |
0 |
0 |
T29 |
0 |
65 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
3059 |
0 |
0 |
T9 |
2473 |
3 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T11 |
674 |
0 |
0 |
0 |
T12 |
521 |
0 |
0 |
0 |
T13 |
0 |
6 |
0 |
0 |
T14 |
0 |
12 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
725 |
0 |
0 |
0 |
T22 |
215 |
0 |
0 |
0 |
T23 |
0 |
83 |
0 |
0 |
T26 |
6027 |
0 |
0 |
0 |
T29 |
2161 |
0 |
0 |
0 |
T48 |
297 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T70 |
0 |
1 |
0 |
0 |
T81 |
229 |
0 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
12386 |
0 |
0 |
T3 |
2091 |
12 |
0 |
0 |
T4 |
1985 |
1 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
1 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
9 |
0 |
0 |
T9 |
2473 |
9 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
1 |
0 |
0 |
T26 |
6027 |
25 |
0 |
0 |
T27 |
0 |
29 |
0 |
0 |
T29 |
0 |
7 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4520007 |
151351 |
0 |
0 |
T3 |
2091 |
113 |
0 |
0 |
T4 |
1985 |
31 |
0 |
0 |
T5 |
733 |
0 |
0 |
0 |
T6 |
1376 |
32 |
0 |
0 |
T7 |
202 |
0 |
0 |
0 |
T8 |
1559 |
83 |
0 |
0 |
T9 |
2473 |
152 |
0 |
0 |
T10 |
510 |
0 |
0 |
0 |
T22 |
215 |
9 |
0 |
0 |
T26 |
6027 |
204 |
0 |
0 |
T29 |
0 |
65 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T81 |
0 |
7 |
0 |
0 |