Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T7,T10,T40 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
14560 |
0 |
0 |
T2 |
6984 |
24 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
26 |
0 |
0 |
T6 |
1830 |
7 |
0 |
0 |
T7 |
556 |
0 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
0 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
53 |
0 |
0 |
T16 |
0 |
129 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T35 |
0 |
24 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
177418 |
0 |
0 |
T2 |
6984 |
226 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
326 |
0 |
0 |
T6 |
1830 |
63 |
0 |
0 |
T7 |
556 |
76 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
24 |
0 |
0 |
T14 |
0 |
87 |
0 |
0 |
T15 |
0 |
527 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
0 |
62 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
14560 |
0 |
0 |
T2 |
6984 |
24 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
26 |
0 |
0 |
T6 |
1830 |
7 |
0 |
0 |
T7 |
556 |
0 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
0 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
53 |
0 |
0 |
T16 |
0 |
129 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T35 |
0 |
24 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
177418 |
0 |
0 |
T2 |
6984 |
226 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
326 |
0 |
0 |
T6 |
1830 |
63 |
0 |
0 |
T7 |
556 |
76 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
24 |
0 |
0 |
T14 |
0 |
87 |
0 |
0 |
T15 |
0 |
527 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
0 |
62 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
3716 |
0 |
0 |
T3 |
277 |
1 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
0 |
0 |
0 |
T6 |
1830 |
3 |
0 |
0 |
T7 |
556 |
1 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
0 |
0 |
0 |
T15 |
0 |
17 |
0 |
0 |
T16 |
0 |
22 |
0 |
0 |
T21 |
0 |
36 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T40 |
0 |
1 |
0 |
0 |
T51 |
1244 |
3 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
14560 |
0 |
0 |
T2 |
6984 |
24 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
26 |
0 |
0 |
T6 |
1830 |
7 |
0 |
0 |
T7 |
556 |
0 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
0 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T15 |
0 |
53 |
0 |
0 |
T16 |
0 |
129 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T35 |
0 |
24 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5143904 |
177418 |
0 |
0 |
T2 |
6984 |
226 |
0 |
0 |
T3 |
277 |
0 |
0 |
0 |
T4 |
728 |
0 |
0 |
0 |
T5 |
8434 |
326 |
0 |
0 |
T6 |
1830 |
63 |
0 |
0 |
T7 |
556 |
76 |
0 |
0 |
T8 |
453 |
0 |
0 |
0 |
T9 |
582 |
0 |
0 |
0 |
T10 |
309 |
24 |
0 |
0 |
T14 |
0 |
87 |
0 |
0 |
T15 |
0 |
527 |
0 |
0 |
T23 |
698 |
0 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
0 |
62 |
0 |
0 |
T54 |
0 |
59 |
0 |
0 |