Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T43,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
14329 |
0 |
0 |
| T1 |
1035 |
2 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
0 |
0 |
0 |
| T5 |
3654 |
8 |
0 |
0 |
| T6 |
1637 |
5 |
0 |
0 |
| T7 |
721 |
2 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
24 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
62 |
0 |
0 |
| T24 |
0 |
23 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T74 |
0 |
8 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
179013 |
0 |
0 |
| T1 |
1035 |
21 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
7 |
0 |
0 |
| T5 |
3654 |
135 |
0 |
0 |
| T6 |
1637 |
64 |
0 |
0 |
| T7 |
721 |
28 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
307 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
506 |
0 |
0 |
| T24 |
0 |
289 |
0 |
0 |
| T42 |
0 |
14 |
0 |
0 |
| T43 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
14329 |
0 |
0 |
| T1 |
1035 |
2 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
0 |
0 |
0 |
| T5 |
3654 |
8 |
0 |
0 |
| T6 |
1637 |
5 |
0 |
0 |
| T7 |
721 |
2 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
24 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
62 |
0 |
0 |
| T24 |
0 |
23 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T74 |
0 |
8 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
179013 |
0 |
0 |
| T1 |
1035 |
21 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
7 |
0 |
0 |
| T5 |
3654 |
135 |
0 |
0 |
| T6 |
1637 |
64 |
0 |
0 |
| T7 |
721 |
28 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
307 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
506 |
0 |
0 |
| T24 |
0 |
289 |
0 |
0 |
| T42 |
0 |
14 |
0 |
0 |
| T43 |
0 |
7 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
3346 |
0 |
0 |
| T6 |
1637 |
3 |
0 |
0 |
| T7 |
721 |
0 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
0 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T11 |
261 |
0 |
0 |
0 |
| T13 |
633 |
0 |
0 |
0 |
| T14 |
0 |
17 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
37 |
0 |
0 |
| T23 |
0 |
50 |
0 |
0 |
| T24 |
7315 |
0 |
0 |
0 |
| T40 |
397 |
0 |
0 |
0 |
| T42 |
412 |
0 |
0 |
0 |
| T73 |
0 |
4 |
0 |
0 |
| T74 |
0 |
5 |
0 |
0 |
| T75 |
0 |
4 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
9 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
14329 |
0 |
0 |
| T1 |
1035 |
2 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
0 |
0 |
0 |
| T5 |
3654 |
8 |
0 |
0 |
| T6 |
1637 |
5 |
0 |
0 |
| T7 |
721 |
2 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
24 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
62 |
0 |
0 |
| T24 |
0 |
23 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T74 |
0 |
8 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5178157 |
179013 |
0 |
0 |
| T1 |
1035 |
21 |
0 |
0 |
| T2 |
804 |
0 |
0 |
0 |
| T3 |
762 |
0 |
0 |
0 |
| T4 |
286 |
7 |
0 |
0 |
| T5 |
3654 |
135 |
0 |
0 |
| T6 |
1637 |
64 |
0 |
0 |
| T7 |
721 |
28 |
0 |
0 |
| T8 |
381 |
0 |
0 |
0 |
| T9 |
9089 |
307 |
0 |
0 |
| T10 |
423 |
0 |
0 |
0 |
| T14 |
0 |
506 |
0 |
0 |
| T24 |
0 |
289 |
0 |
0 |
| T42 |
0 |
14 |
0 |
0 |
| T43 |
0 |
7 |
0 |
0 |