Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T10,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
6493 |
0 |
0 |
T6 |
22881 |
24 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
2 |
0 |
0 |
T14 |
53391 |
5 |
0 |
0 |
T20 |
629218 |
77 |
0 |
0 |
T21 |
0 |
64 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
273811 |
0 |
0 |
T6 |
22881 |
647 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
470 |
0 |
0 |
T14 |
53391 |
175 |
0 |
0 |
T20 |
629218 |
5184 |
0 |
0 |
T21 |
0 |
4239 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
392 |
0 |
0 |
T24 |
0 |
354 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
1090 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
0 |
476 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
10511385 |
0 |
0 |
T3 |
4893 |
3178 |
0 |
0 |
T4 |
2191 |
172 |
0 |
0 |
T5 |
3482 |
0 |
0 |
0 |
T6 |
22881 |
12425 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
221 |
0 |
0 |
T9 |
3253 |
1520 |
0 |
0 |
T10 |
3251 |
376 |
0 |
0 |
T14 |
53391 |
26020 |
0 |
0 |
T20 |
629218 |
274606 |
0 |
0 |
T41 |
0 |
4305 |
0 |
0 |
T43 |
0 |
2459 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
273805 |
0 |
0 |
T6 |
22881 |
647 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
470 |
0 |
0 |
T14 |
53391 |
175 |
0 |
0 |
T20 |
629218 |
5182 |
0 |
0 |
T21 |
0 |
4239 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
392 |
0 |
0 |
T24 |
0 |
354 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
1090 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
0 |
476 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
6493 |
0 |
0 |
T6 |
22881 |
24 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
2 |
0 |
0 |
T14 |
53391 |
5 |
0 |
0 |
T20 |
629218 |
77 |
0 |
0 |
T21 |
0 |
64 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
15 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
273811 |
0 |
0 |
T6 |
22881 |
647 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
470 |
0 |
0 |
T14 |
53391 |
175 |
0 |
0 |
T20 |
629218 |
5184 |
0 |
0 |
T21 |
0 |
4239 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
392 |
0 |
0 |
T24 |
0 |
354 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
1090 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
0 |
476 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
10511385 |
0 |
0 |
T3 |
4893 |
3178 |
0 |
0 |
T4 |
2191 |
172 |
0 |
0 |
T5 |
3482 |
0 |
0 |
0 |
T6 |
22881 |
12425 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
221 |
0 |
0 |
T9 |
3253 |
1520 |
0 |
0 |
T10 |
3251 |
376 |
0 |
0 |
T14 |
53391 |
26020 |
0 |
0 |
T20 |
629218 |
274606 |
0 |
0 |
T41 |
0 |
4305 |
0 |
0 |
T43 |
0 |
2459 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24985807 |
273805 |
0 |
0 |
T6 |
22881 |
647 |
0 |
0 |
T7 |
1696 |
0 |
0 |
0 |
T8 |
1695 |
0 |
0 |
0 |
T9 |
3253 |
0 |
0 |
0 |
T10 |
3251 |
470 |
0 |
0 |
T14 |
53391 |
175 |
0 |
0 |
T20 |
629218 |
5182 |
0 |
0 |
T21 |
0 |
4239 |
0 |
0 |
T22 |
1965 |
0 |
0 |
0 |
T23 |
0 |
392 |
0 |
0 |
T24 |
0 |
354 |
0 |
0 |
T25 |
1635 |
0 |
0 |
0 |
T37 |
0 |
1090 |
0 |
0 |
T41 |
9332 |
0 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
0 |
476 |
0 |
0 |