Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T10,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
14839 |
0 |
0 |
T3 |
1757 |
9 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
27 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
6 |
0 |
0 |
T10 |
320 |
0 |
0 |
0 |
T14 |
4896 |
24 |
0 |
0 |
T20 |
65076 |
230 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
185458 |
0 |
0 |
T3 |
1757 |
114 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
382 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
80 |
0 |
0 |
T10 |
320 |
18 |
0 |
0 |
T14 |
4896 |
191 |
0 |
0 |
T20 |
65076 |
1902 |
0 |
0 |
T37 |
0 |
175 |
0 |
0 |
T41 |
0 |
74 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
14839 |
0 |
0 |
T3 |
1757 |
9 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
27 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
6 |
0 |
0 |
T10 |
320 |
0 |
0 |
0 |
T14 |
4896 |
24 |
0 |
0 |
T20 |
65076 |
230 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
185458 |
0 |
0 |
T3 |
1757 |
114 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
382 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
80 |
0 |
0 |
T10 |
320 |
18 |
0 |
0 |
T14 |
4896 |
191 |
0 |
0 |
T20 |
65076 |
1902 |
0 |
0 |
T37 |
0 |
175 |
0 |
0 |
T41 |
0 |
74 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
3951 |
0 |
0 |
T10 |
320 |
1 |
0 |
0 |
T14 |
4896 |
9 |
0 |
0 |
T20 |
65076 |
70 |
0 |
0 |
T21 |
0 |
32 |
0 |
0 |
T22 |
581 |
0 |
0 |
0 |
T25 |
551 |
0 |
0 |
0 |
T37 |
6161 |
8 |
0 |
0 |
T41 |
1866 |
2 |
0 |
0 |
T43 |
1942 |
0 |
0 |
0 |
T44 |
559 |
0 |
0 |
0 |
T45 |
279 |
0 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
T82 |
0 |
1 |
0 |
0 |
T83 |
0 |
28 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
14839 |
0 |
0 |
T3 |
1757 |
9 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
27 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
6 |
0 |
0 |
T10 |
320 |
0 |
0 |
0 |
T14 |
4896 |
24 |
0 |
0 |
T20 |
65076 |
230 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T41 |
0 |
9 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5411145 |
185458 |
0 |
0 |
T3 |
1757 |
114 |
0 |
0 |
T4 |
167 |
0 |
0 |
0 |
T5 |
347 |
0 |
0 |
0 |
T6 |
8116 |
382 |
0 |
0 |
T7 |
828 |
0 |
0 |
0 |
T8 |
258 |
0 |
0 |
0 |
T9 |
1196 |
80 |
0 |
0 |
T10 |
320 |
18 |
0 |
0 |
T14 |
4896 |
191 |
0 |
0 |
T20 |
65076 |
1902 |
0 |
0 |
T37 |
0 |
175 |
0 |
0 |
T41 |
0 |
74 |
0 |
0 |
T43 |
0 |
76 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |