Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T6 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
14396 |
0 |
0 |
T4 |
1292 |
4 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
35 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
23 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
108 |
0 |
0 |
T21 |
6469 |
22 |
0 |
0 |
T37 |
0 |
19 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
166720 |
0 |
0 |
T3 |
322 |
6 |
0 |
0 |
T4 |
1292 |
108 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
360 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
313 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
914 |
0 |
0 |
T21 |
0 |
184 |
0 |
0 |
T37 |
0 |
255 |
0 |
0 |
T56 |
0 |
8 |
0 |
0 |
T70 |
0 |
16 |
0 |
0 |
T90 |
0 |
26 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
14396 |
0 |
0 |
T4 |
1292 |
4 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
35 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
23 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
108 |
0 |
0 |
T21 |
6469 |
22 |
0 |
0 |
T37 |
0 |
19 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
166720 |
0 |
0 |
T3 |
322 |
6 |
0 |
0 |
T4 |
1292 |
108 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
360 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
313 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
914 |
0 |
0 |
T21 |
0 |
184 |
0 |
0 |
T37 |
0 |
255 |
0 |
0 |
T56 |
0 |
8 |
0 |
0 |
T70 |
0 |
16 |
0 |
0 |
T90 |
0 |
26 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
3443 |
0 |
0 |
T4 |
1292 |
1 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
24 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
0 |
0 |
0 |
T10 |
164 |
4 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
20 |
0 |
0 |
T21 |
6469 |
0 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T91 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
14396 |
0 |
0 |
T4 |
1292 |
4 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
35 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
23 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
108 |
0 |
0 |
T21 |
6469 |
22 |
0 |
0 |
T37 |
0 |
19 |
0 |
0 |
T38 |
0 |
10 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T90 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4956585 |
166720 |
0 |
0 |
T3 |
322 |
6 |
0 |
0 |
T4 |
1292 |
108 |
0 |
0 |
T5 |
245 |
0 |
0 |
0 |
T6 |
9762 |
360 |
0 |
0 |
T7 |
645 |
0 |
0 |
0 |
T8 |
901 |
0 |
0 |
0 |
T9 |
6907 |
313 |
0 |
0 |
T10 |
164 |
0 |
0 |
0 |
T11 |
391 |
0 |
0 |
0 |
T14 |
28174 |
914 |
0 |
0 |
T21 |
0 |
184 |
0 |
0 |
T37 |
0 |
255 |
0 |
0 |
T56 |
0 |
8 |
0 |
0 |
T70 |
0 |
16 |
0 |
0 |
T90 |
0 |
26 |
0 |
0 |