Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T7,T9,T13 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T13,T20 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
13326 |
0 |
0 |
| T9 |
6581 |
28 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T12 |
349 |
0 |
0 |
0 |
| T13 |
89969 |
197 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
32 |
0 |
0 |
| T21 |
44528 |
89 |
0 |
0 |
| T22 |
28388 |
110 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
250 |
0 |
0 |
| T37 |
0 |
142 |
0 |
0 |
| T71 |
0 |
54 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
7 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
158894 |
0 |
0 |
| T7 |
519 |
35 |
0 |
0 |
| T8 |
491 |
0 |
0 |
0 |
| T9 |
6581 |
239 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T13 |
89969 |
2754 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
506 |
0 |
0 |
| T21 |
44528 |
1174 |
0 |
0 |
| T22 |
0 |
910 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
2080 |
0 |
0 |
| T37 |
0 |
1741 |
0 |
0 |
| T72 |
0 |
7 |
0 |
0 |
| T73 |
0 |
88 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
13326 |
0 |
0 |
| T9 |
6581 |
28 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T12 |
349 |
0 |
0 |
0 |
| T13 |
89969 |
197 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
32 |
0 |
0 |
| T21 |
44528 |
89 |
0 |
0 |
| T22 |
28388 |
110 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
250 |
0 |
0 |
| T37 |
0 |
142 |
0 |
0 |
| T71 |
0 |
54 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
7 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
158894 |
0 |
0 |
| T7 |
519 |
35 |
0 |
0 |
| T8 |
491 |
0 |
0 |
0 |
| T9 |
6581 |
239 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T13 |
89969 |
2754 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
506 |
0 |
0 |
| T21 |
44528 |
1174 |
0 |
0 |
| T22 |
0 |
910 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
2080 |
0 |
0 |
| T37 |
0 |
1741 |
0 |
0 |
| T72 |
0 |
7 |
0 |
0 |
| T73 |
0 |
88 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
3501 |
0 |
0 |
| T7 |
519 |
1 |
0 |
0 |
| T8 |
491 |
0 |
0 |
0 |
| T9 |
6581 |
0 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T13 |
89969 |
90 |
0 |
0 |
| T14 |
224 |
5 |
0 |
0 |
| T20 |
9558 |
1 |
0 |
0 |
| T21 |
44528 |
57 |
0 |
0 |
| T22 |
0 |
54 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
89 |
0 |
0 |
| T37 |
0 |
28 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
13326 |
0 |
0 |
| T9 |
6581 |
28 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T12 |
349 |
0 |
0 |
0 |
| T13 |
89969 |
197 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
32 |
0 |
0 |
| T21 |
44528 |
89 |
0 |
0 |
| T22 |
28388 |
110 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
250 |
0 |
0 |
| T37 |
0 |
142 |
0 |
0 |
| T71 |
0 |
54 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T73 |
0 |
7 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4840940 |
158894 |
0 |
0 |
| T7 |
519 |
35 |
0 |
0 |
| T8 |
491 |
0 |
0 |
0 |
| T9 |
6581 |
239 |
0 |
0 |
| T10 |
891 |
0 |
0 |
0 |
| T11 |
680 |
0 |
0 |
0 |
| T13 |
89969 |
2754 |
0 |
0 |
| T14 |
224 |
0 |
0 |
0 |
| T20 |
9558 |
506 |
0 |
0 |
| T21 |
44528 |
1174 |
0 |
0 |
| T22 |
0 |
910 |
0 |
0 |
| T34 |
509 |
0 |
0 |
0 |
| T36 |
0 |
2080 |
0 |
0 |
| T37 |
0 |
1741 |
0 |
0 |
| T72 |
0 |
7 |
0 |
0 |
| T73 |
0 |
88 |
0 |
0 |