Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T4,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
6313 |
0 |
0 |
T3 |
4402 |
12 |
0 |
0 |
T4 |
565509 |
102 |
0 |
0 |
T5 |
23046 |
20 |
0 |
0 |
T6 |
52356 |
4 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
31 |
0 |
0 |
T14 |
206828 |
63 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
245129 |
0 |
0 |
T3 |
4402 |
252 |
0 |
0 |
T4 |
565509 |
7214 |
0 |
0 |
T5 |
23046 |
601 |
0 |
0 |
T6 |
52356 |
204 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
693 |
0 |
0 |
T14 |
206828 |
1834 |
0 |
0 |
T22 |
0 |
1492 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
514 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
9040732 |
0 |
0 |
T1 |
2077 |
640 |
0 |
0 |
T2 |
3114 |
0 |
0 |
0 |
T3 |
4402 |
3597 |
0 |
0 |
T4 |
565509 |
267048 |
0 |
0 |
T5 |
23046 |
10981 |
0 |
0 |
T6 |
52356 |
13819 |
0 |
0 |
T7 |
10402 |
7005 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
14231 |
0 |
0 |
T14 |
0 |
85953 |
0 |
0 |
T22 |
0 |
30290 |
0 |
0 |
T38 |
0 |
973 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
245135 |
0 |
0 |
T3 |
4402 |
252 |
0 |
0 |
T4 |
565509 |
7218 |
0 |
0 |
T5 |
23046 |
601 |
0 |
0 |
T6 |
52356 |
204 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
693 |
0 |
0 |
T14 |
206828 |
1827 |
0 |
0 |
T22 |
0 |
1492 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
511 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
6313 |
0 |
0 |
T3 |
4402 |
12 |
0 |
0 |
T4 |
565509 |
102 |
0 |
0 |
T5 |
23046 |
20 |
0 |
0 |
T6 |
52356 |
4 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
31 |
0 |
0 |
T14 |
206828 |
63 |
0 |
0 |
T22 |
0 |
24 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
11 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
245129 |
0 |
0 |
T3 |
4402 |
252 |
0 |
0 |
T4 |
565509 |
7214 |
0 |
0 |
T5 |
23046 |
601 |
0 |
0 |
T6 |
52356 |
204 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
693 |
0 |
0 |
T14 |
206828 |
1834 |
0 |
0 |
T22 |
0 |
1492 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
514 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
9040732 |
0 |
0 |
T1 |
2077 |
640 |
0 |
0 |
T2 |
3114 |
0 |
0 |
0 |
T3 |
4402 |
3597 |
0 |
0 |
T4 |
565509 |
267048 |
0 |
0 |
T5 |
23046 |
10981 |
0 |
0 |
T6 |
52356 |
13819 |
0 |
0 |
T7 |
10402 |
7005 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
14231 |
0 |
0 |
T14 |
0 |
85953 |
0 |
0 |
T22 |
0 |
30290 |
0 |
0 |
T38 |
0 |
973 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22056268 |
245135 |
0 |
0 |
T3 |
4402 |
252 |
0 |
0 |
T4 |
565509 |
7218 |
0 |
0 |
T5 |
23046 |
601 |
0 |
0 |
T6 |
52356 |
204 |
0 |
0 |
T7 |
10402 |
0 |
0 |
0 |
T8 |
7083 |
0 |
0 |
0 |
T9 |
7643 |
0 |
0 |
0 |
T10 |
21435 |
693 |
0 |
0 |
T14 |
206828 |
1827 |
0 |
0 |
T22 |
0 |
1492 |
0 |
0 |
T34 |
3055 |
0 |
0 |
0 |
T35 |
0 |
12 |
0 |
0 |
T36 |
0 |
511 |
0 |
0 |
T38 |
0 |
13 |
0 |
0 |